YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Thermal Stresses of Through Silicon Vias and Si Chips in Three Dimensional System in Package

    Source: Journal of Electronic Packaging:;2012:;volume( 134 ):;issue: 002::page 20903
    Author:
    Keiji Matsumoto
    ,
    Takahiro Kinoshita
    ,
    Takashi Kawakami
    ,
    Sayuri Kohara
    ,
    Yasumitsu Orii
    ,
    Tatsuhiro Hori
    ,
    Fumiaki Yamada
    ,
    Morihiro Kada
    DOI: 10.1115/1.4006515
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Thermal conduction and mechanical stresses in through silicon via (TSV) structures in three dimensional system in package (3D SiP) under device operation condition were discussed. A large scale simulator, ADVENTURECluster® based on finite element method (FEM) was used to simulate the effects of voids formed inside Cu TSVs on the thermal conduction and mechanical stresses in the TSV structure. The thermal performance that was required in 3D SiP was estimated to ensure the reliability. Simulations for thermal stresses in the TSV structure in 3D SiP were carried out under thermal condition due to power ON/OFF of device. In case that void was not present inside the TSV, the stresses in TSV were close to the hydrostatic pressure and the magnitude of the equivalent stress was lower than the yield stress of copper. Maximum principal stress of the Si chip in the TSV structure for the case without voids was lower than that of the bending strength of silicon. However, the level of the stresses in the Si chips should not be negligible for damages to Si chips. In case that void was present inside the TSV, stress concentration was occurred around the void in the TSV. The magnitude of the equivalent stress in the TSV was lower than the yield stress of copper. The magnitude of the maximum principal stress of the Si chip was lower than that of the bending strength of silicon. However, its level should not be negligible for damages to TSVs and Si chips. The stress on inner surfaces of Si chip was slightly reduced due to the presence of a void in the TSV.
    keyword(s): Simulation , Stress , Silicon chips , Thermal stresses , Finite element model , Silicon , System-in-package , Temperature , Finite element methods AND Stress concentration ,
    • Download: (1.347Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Thermal Stresses of Through Silicon Vias and Si Chips in Three Dimensional System in Package

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/148586
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorKeiji Matsumoto
    contributor authorTakahiro Kinoshita
    contributor authorTakashi Kawakami
    contributor authorSayuri Kohara
    contributor authorYasumitsu Orii
    contributor authorTatsuhiro Hori
    contributor authorFumiaki Yamada
    contributor authorMorihiro Kada
    date accessioned2017-05-09T00:49:27Z
    date available2017-05-09T00:49:27Z
    date copyrightJune, 2012
    date issued2012
    identifier issn1528-9044
    identifier otherJEPAE4-26326#020903_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/148586
    description abstractThermal conduction and mechanical stresses in through silicon via (TSV) structures in three dimensional system in package (3D SiP) under device operation condition were discussed. A large scale simulator, ADVENTURECluster® based on finite element method (FEM) was used to simulate the effects of voids formed inside Cu TSVs on the thermal conduction and mechanical stresses in the TSV structure. The thermal performance that was required in 3D SiP was estimated to ensure the reliability. Simulations for thermal stresses in the TSV structure in 3D SiP were carried out under thermal condition due to power ON/OFF of device. In case that void was not present inside the TSV, the stresses in TSV were close to the hydrostatic pressure and the magnitude of the equivalent stress was lower than the yield stress of copper. Maximum principal stress of the Si chip in the TSV structure for the case without voids was lower than that of the bending strength of silicon. However, the level of the stresses in the Si chips should not be negligible for damages to Si chips. In case that void was present inside the TSV, stress concentration was occurred around the void in the TSV. The magnitude of the equivalent stress in the TSV was lower than the yield stress of copper. The magnitude of the maximum principal stress of the Si chip was lower than that of the bending strength of silicon. However, its level should not be negligible for damages to TSVs and Si chips. The stress on inner surfaces of Si chip was slightly reduced due to the presence of a void in the TSV.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleThermal Stresses of Through Silicon Vias and Si Chips in Three Dimensional System in Package
    typeJournal Paper
    journal volume134
    journal issue2
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.4006515
    journal fristpage20903
    identifier eissn1043-7398
    keywordsSimulation
    keywordsStress
    keywordsSilicon chips
    keywordsThermal stresses
    keywordsFinite element model
    keywordsSilicon
    keywordsSystem-in-package
    keywordsTemperature
    keywordsFinite element methods AND Stress concentration
    treeJournal of Electronic Packaging:;2012:;volume( 134 ):;issue: 002
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian