| contributor author | Keiji Matsumoto | |
| contributor author | Takahiro Kinoshita | |
| contributor author | Takashi Kawakami | |
| contributor author | Sayuri Kohara | |
| contributor author | Yasumitsu Orii | |
| contributor author | Tatsuhiro Hori | |
| contributor author | Fumiaki Yamada | |
| contributor author | Morihiro Kada | |
| date accessioned | 2017-05-09T00:49:27Z | |
| date available | 2017-05-09T00:49:27Z | |
| date copyright | June, 2012 | |
| date issued | 2012 | |
| identifier issn | 1528-9044 | |
| identifier other | JEPAE4-26326#020903_1.pdf | |
| identifier uri | http://yetl.yabesh.ir/yetl/handle/yetl/148586 | |
| description abstract | Thermal conduction and mechanical stresses in through silicon via (TSV) structures in three dimensional system in package (3D SiP) under device operation condition were discussed. A large scale simulator, ADVENTURECluster® based on finite element method (FEM) was used to simulate the effects of voids formed inside Cu TSVs on the thermal conduction and mechanical stresses in the TSV structure. The thermal performance that was required in 3D SiP was estimated to ensure the reliability. Simulations for thermal stresses in the TSV structure in 3D SiP were carried out under thermal condition due to power ON/OFF of device. In case that void was not present inside the TSV, the stresses in TSV were close to the hydrostatic pressure and the magnitude of the equivalent stress was lower than the yield stress of copper. Maximum principal stress of the Si chip in the TSV structure for the case without voids was lower than that of the bending strength of silicon. However, the level of the stresses in the Si chips should not be negligible for damages to Si chips. In case that void was present inside the TSV, stress concentration was occurred around the void in the TSV. The magnitude of the equivalent stress in the TSV was lower than the yield stress of copper. The magnitude of the maximum principal stress of the Si chip was lower than that of the bending strength of silicon. However, its level should not be negligible for damages to TSVs and Si chips. The stress on inner surfaces of Si chip was slightly reduced due to the presence of a void in the TSV. | |
| publisher | The American Society of Mechanical Engineers (ASME) | |
| title | Thermal Stresses of Through Silicon Vias and Si Chips in Three Dimensional System in Package | |
| type | Journal Paper | |
| journal volume | 134 | |
| journal issue | 2 | |
| journal title | Journal of Electronic Packaging | |
| identifier doi | 10.1115/1.4006515 | |
| journal fristpage | 20903 | |
| identifier eissn | 1043-7398 | |
| keywords | Simulation | |
| keywords | Stress | |
| keywords | Silicon chips | |
| keywords | Thermal stresses | |
| keywords | Finite element model | |
| keywords | Silicon | |
| keywords | System-in-package | |
| keywords | Temperature | |
| keywords | Finite element methods AND Stress concentration | |
| tree | Journal of Electronic Packaging:;2012:;volume( 134 ):;issue: 002 | |
| contenttype | Fulltext | |