YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    An Efficient Solution for Wire Sweep Analysis in IC Packaging

    Source: Journal of Electronic Packaging:;2003:;volume( 125 ):;issue: 001::page 139
    Author:
    Jerry Su
    ,
    Francis Su
    ,
    Shou-Kang Chen
    ,
    Sheng-Jye Hwang
    DOI: 10.1115/1.1535447
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Various methodologies of wire sweep analysis have been introduced to get better prediction and matching the experimental measurements by many researchers. As more and more high pin-count packages (such as BGA, QFP) are used today, efficiency has become an important requirement besides accuracy for software used to predict wire sweep in IC packaging. This study introduces a newly developed wire sweep analysis solution (InPack), not only to meet the need of accuracy, but also enhance the efficiency for actual applications. It combines global flow analysis (C-MOLD) and structure analysis (ANSYS) to become a solution for general wire sweep analysis.
    keyword(s): Wire , Integrated circuit packaging , Integrated circuits AND Flow (Dynamics) ,
    • Download: (417.5Kb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      An Efficient Solution for Wire Sweep Analysis in IC Packaging

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/128254
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorJerry Su
    contributor authorFrancis Su
    contributor authorShou-Kang Chen
    contributor authorSheng-Jye Hwang
    date accessioned2017-05-09T00:09:57Z
    date available2017-05-09T00:09:57Z
    date copyrightMarch, 2003
    date issued2003
    identifier issn1528-9044
    identifier otherJEPAE4-26212#139_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/128254
    description abstractVarious methodologies of wire sweep analysis have been introduced to get better prediction and matching the experimental measurements by many researchers. As more and more high pin-count packages (such as BGA, QFP) are used today, efficiency has become an important requirement besides accuracy for software used to predict wire sweep in IC packaging. This study introduces a newly developed wire sweep analysis solution (InPack), not only to meet the need of accuracy, but also enhance the efficiency for actual applications. It combines global flow analysis (C-MOLD) and structure analysis (ANSYS) to become a solution for general wire sweep analysis.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleAn Efficient Solution for Wire Sweep Analysis in IC Packaging
    typeJournal Paper
    journal volume125
    journal issue1
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.1535447
    journal fristpage139
    journal lastpage143
    identifier eissn1043-7398
    keywordsWire
    keywordsIntegrated circuit packaging
    keywordsIntegrated circuits AND Flow (Dynamics)
    treeJournal of Electronic Packaging:;2003:;volume( 125 ):;issue: 001
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian