Hybrid Bonding for Ultra-High-Density InterconnectSource: Journal of Electronic Packaging:;2024:;volume( 146 ):;issue: 003::page 30802-1Author:Lu, Mei-Chien
DOI: 10.1115/1.4064750Publisher: The American Society of Mechanical Engineers (ASME)
Abstract: Hybrid bonding is the technology for interchip ultrahigh-density interconnect at pitch smaller than 10 μm. The feasibility at wafer-to-wafer level bonding with bond pad pitch of sub-0.5 μm has been demonstrated with scaling limitations under exploration beyond sub-0.4 μm. The heterogeneous integration of chiplets often requires die-to-wafer hybrid bonding for diverse chip stacking architectures. This overview emphasis on some main issues associated with hybrid bonding extending to die-to-wafer level. The hybrid bond pad structure design is a critical factor affecting sensitivity to overlay accuracy, copper recess or protrusion requirements, and performances. Cases of hybrid bonding schemes and pad structure designs are summarized and analyzed. Performance assessment and characterization methods are briefly overviewed. The scalability of pad pitch is addressed by analyzing the recent literature reports. Challenges of managing singulated dies for die-to-wafer bonding with direct placement or collective die-to-wafer bonding schemes under exploration are addressed. Nonetheless, industry collaboration for manufacturing equipment development and industry standards on handling chiplets from different technology nodes and different factories are highlighted.
|
Collections
Show full item record
contributor author | Lu, Mei-Chien | |
date accessioned | 2024-12-24T18:49:54Z | |
date available | 2024-12-24T18:49:54Z | |
date copyright | 3/8/2024 12:00:00 AM | |
date issued | 2024 | |
identifier issn | 1043-7398 | |
identifier other | ep_146_03_030802.pdf | |
identifier uri | http://yetl.yabesh.ir/yetl1/handle/yetl/4302830 | |
description abstract | Hybrid bonding is the technology for interchip ultrahigh-density interconnect at pitch smaller than 10 μm. The feasibility at wafer-to-wafer level bonding with bond pad pitch of sub-0.5 μm has been demonstrated with scaling limitations under exploration beyond sub-0.4 μm. The heterogeneous integration of chiplets often requires die-to-wafer hybrid bonding for diverse chip stacking architectures. This overview emphasis on some main issues associated with hybrid bonding extending to die-to-wafer level. The hybrid bond pad structure design is a critical factor affecting sensitivity to overlay accuracy, copper recess or protrusion requirements, and performances. Cases of hybrid bonding schemes and pad structure designs are summarized and analyzed. Performance assessment and characterization methods are briefly overviewed. The scalability of pad pitch is addressed by analyzing the recent literature reports. Challenges of managing singulated dies for die-to-wafer bonding with direct placement or collective die-to-wafer bonding schemes under exploration are addressed. Nonetheless, industry collaboration for manufacturing equipment development and industry standards on handling chiplets from different technology nodes and different factories are highlighted. | |
publisher | The American Society of Mechanical Engineers (ASME) | |
title | Hybrid Bonding for Ultra-High-Density Interconnect | |
type | Journal Paper | |
journal volume | 146 | |
journal issue | 3 | |
journal title | Journal of Electronic Packaging | |
identifier doi | 10.1115/1.4064750 | |
journal fristpage | 30802-1 | |
journal lastpage | 30802-13 | |
page | 13 | |
tree | Journal of Electronic Packaging:;2024:;volume( 146 ):;issue: 003 | |
contenttype | Fulltext |