YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    A Comprehensive Study on Characterization of Residual Stress of Build-Up Layer and Prediction of Chip Warpage

    Source: Journal of Electronic Packaging:;2023:;volume( 146 ):;issue: 002::page 21006-1
    Author:
    Cai, Chongyang
    ,
    Wang, Huayan
    ,
    Yang, Junbo
    ,
    Yin, Pengcheng
    ,
    Park, S. B
    DOI: 10.1115/1.4063919
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Better understanding and control of residual stress in the chip build-up layer are becoming more and more important for the assembly process. To estimate the chip warpage and characterize the residual stress, different methods are proposed. However, most of them have high cost or some limitations for the upper build-up material. In this study, an innovative method is proposed to characterize the residual stress and predict the chip warpage behavior of different size chips at different temperatures. The method combines experimental inspection of chip warpage and finite element analysis. By reducing the silicon die thickness, the influence of residual stress in the build-up layer can be amplified. The residual stress can be obtained by inspecting the increased warpage when the silicon dies are reduced to different thicknesses. Correlating the thermal increase warpages of thinner chips can help characterize the effective modulus and coefficient of thermal expansion (CTE) of the build-up layer. This study can help better understand the commonly classified build-up layer information. The results show good agreements between two types of samples under the same upstream process flow.
    • Download: (3.657Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      A Comprehensive Study on Characterization of Residual Stress of Build-Up Layer and Prediction of Chip Warpage

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/4295083
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorCai, Chongyang
    contributor authorWang, Huayan
    contributor authorYang, Junbo
    contributor authorYin, Pengcheng
    contributor authorPark, S. B
    date accessioned2024-04-24T22:22:01Z
    date available2024-04-24T22:22:01Z
    date copyright11/23/2023 12:00:00 AM
    date issued2023
    identifier issn1043-7398
    identifier otherep_146_02_021006.pdf
    identifier urihttp://yetl.yabesh.ir/yetl1/handle/yetl/4295083
    description abstractBetter understanding and control of residual stress in the chip build-up layer are becoming more and more important for the assembly process. To estimate the chip warpage and characterize the residual stress, different methods are proposed. However, most of them have high cost or some limitations for the upper build-up material. In this study, an innovative method is proposed to characterize the residual stress and predict the chip warpage behavior of different size chips at different temperatures. The method combines experimental inspection of chip warpage and finite element analysis. By reducing the silicon die thickness, the influence of residual stress in the build-up layer can be amplified. The residual stress can be obtained by inspecting the increased warpage when the silicon dies are reduced to different thicknesses. Correlating the thermal increase warpages of thinner chips can help characterize the effective modulus and coefficient of thermal expansion (CTE) of the build-up layer. This study can help better understand the commonly classified build-up layer information. The results show good agreements between two types of samples under the same upstream process flow.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleA Comprehensive Study on Characterization of Residual Stress of Build-Up Layer and Prediction of Chip Warpage
    typeJournal Paper
    journal volume146
    journal issue2
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.4063919
    journal fristpage21006-1
    journal lastpage21006-9
    page9
    treeJournal of Electronic Packaging:;2023:;volume( 146 ):;issue: 002
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian