Optimal Design of Three-Dimensional Heat Flow Structures for Power Electronics ApplicationsSource: Journal of Thermal Science and Engineering Applications:;2019:;volume( 011 ):;issue: 002::page 21011Author:Dede, Ercan M.
,
Liu, Yanghe
,
Joshi, Shailesh N.
,
Zhou, Feng
,
Lohan, Danny J.
,
Shin, Jong-Won
DOI: 10.1115/1.4041440Publisher: The American Society of Mechanical Engineers (ASME)
Abstract: Design optimization of a three-dimensional (3D) heat flow structure for power electronics gate drive circuit thermal management is described. Optimization methods are described in the creation of several structural concepts targeted toward simultaneous temperature reduction of multiple gate drive integrated circuit (IC) devices. Each heat flow path concept is intended for seamless integration based on power electronics packaging space constraints, while maintaining required electrical isolation. The design synthesis and fabrication of a select concept prototype is presented along with the development of an experimental test bench for thermal performance characterization. Experimental results indicate a significant 45 ∘C maximum temperature reduction for the gate drive IC devices in a laboratory environment, which translates to an estimated 41 °C maximum temperature reduction under high temperature (∼100 °C) ambient conditions. The technical approach and design strategy are applicable to future wide band-gap (WBG) electronics packaging applications, where enhanced 3D thermal routing is expected to be critical to maximizing volumetric power density.
|
Show full item record
contributor author | Dede, Ercan M. | |
contributor author | Liu, Yanghe | |
contributor author | Joshi, Shailesh N. | |
contributor author | Zhou, Feng | |
contributor author | Lohan, Danny J. | |
contributor author | Shin, Jong-Won | |
date accessioned | 2019-03-17T11:01:15Z | |
date available | 2019-03-17T11:01:15Z | |
date copyright | 12/5/2018 12:00:00 AM | |
date issued | 2019 | |
identifier issn | 1948-5085 | |
identifier other | tsea_011_02_021011.pdf | |
identifier uri | http://yetl.yabesh.ir/yetl1/handle/yetl/4256536 | |
description abstract | Design optimization of a three-dimensional (3D) heat flow structure for power electronics gate drive circuit thermal management is described. Optimization methods are described in the creation of several structural concepts targeted toward simultaneous temperature reduction of multiple gate drive integrated circuit (IC) devices. Each heat flow path concept is intended for seamless integration based on power electronics packaging space constraints, while maintaining required electrical isolation. The design synthesis and fabrication of a select concept prototype is presented along with the development of an experimental test bench for thermal performance characterization. Experimental results indicate a significant 45 ∘C maximum temperature reduction for the gate drive IC devices in a laboratory environment, which translates to an estimated 41 °C maximum temperature reduction under high temperature (∼100 °C) ambient conditions. The technical approach and design strategy are applicable to future wide band-gap (WBG) electronics packaging applications, where enhanced 3D thermal routing is expected to be critical to maximizing volumetric power density. | |
publisher | The American Society of Mechanical Engineers (ASME) | |
title | Optimal Design of Three-Dimensional Heat Flow Structures for Power Electronics Applications | |
type | Journal Paper | |
journal volume | 11 | |
journal issue | 2 | |
journal title | Journal of Thermal Science and Engineering Applications | |
identifier doi | 10.1115/1.4041440 | |
journal fristpage | 21011 | |
journal lastpage | 021011-12 | |
tree | Journal of Thermal Science and Engineering Applications:;2019:;volume( 011 ):;issue: 002 | |
contenttype | Fulltext |