Study on BEOL Failures in a Chip by Shear Tests of Copper Pillar BumpsSource: Journal of Electronic Packaging:;2019:;volume( 141 ):;issue: 001::page 11003DOI: 10.1115/1.4041714Publisher: The American Society of Mechanical Engineers (ASME)
Abstract: A chip with 40 nm technology node and beyond generally incorporates low-k/ultra-low-k (LK/ULK) dielectric materials and copper traces in the back end of line (BEOL) to improve its electrical performance. Owing to the fragile low-k/ultra-low-k materials, the BEOL becomes vulnerable to external loads. When a copper pillar bump (CPB) above the BEOL sustains a shear force due to thermal mismatch between the components, failures occur in the microstructures of BEOL, especially in low-k materials. We fabricated CPBs on the chips and investigated fractures in the BEOL by a shear test approach. The shear speed and shear height are varied to examine their effects. The tested samples were analyzed via focused ion beam (FIB) and scanning electron microscope (SEM) to reveal the microstructures degradation or breaks in the BEOL, and they are classified into three kinds of failure modes. Assisted by a finite element analysis (FEA), the failure mechanism was explained and associated with the failure modes. The studies showed that the shear speed has a little influence on the maximum shear stress, but the increase of shear height leads to more fractures in the low-k materials. It indicated that decreasing the height of CPBs is helpful for reducing destruction risk of the BEOL under the thermomechanical loads. Based on a parametric study for shearing test simulation of a single CPB, the modulus and thickness of polyimide (PI) were found a larger impact on the stresses in the low-k material layer, but the modulus of low-k materials has a smaller effect on the stress. Generally, the shear test of a CPB can help to evaluate the integrity of BEOL in a chip.
|
Collections
Show full item record
contributor author | Wang, Lei | |
contributor author | Wang, Jun | |
contributor author | Xiao, Fei | |
date accessioned | 2019-03-17T10:10:25Z | |
date available | 2019-03-17T10:10:25Z | |
date copyright | 2/25/2019 12:00:00 AM | |
date issued | 2019 | |
identifier issn | 1043-7398 | |
identifier other | ep_141_01_011003.pdf | |
identifier uri | http://yetl.yabesh.ir/yetl1/handle/yetl/4255968 | |
description abstract | A chip with 40 nm technology node and beyond generally incorporates low-k/ultra-low-k (LK/ULK) dielectric materials and copper traces in the back end of line (BEOL) to improve its electrical performance. Owing to the fragile low-k/ultra-low-k materials, the BEOL becomes vulnerable to external loads. When a copper pillar bump (CPB) above the BEOL sustains a shear force due to thermal mismatch between the components, failures occur in the microstructures of BEOL, especially in low-k materials. We fabricated CPBs on the chips and investigated fractures in the BEOL by a shear test approach. The shear speed and shear height are varied to examine their effects. The tested samples were analyzed via focused ion beam (FIB) and scanning electron microscope (SEM) to reveal the microstructures degradation or breaks in the BEOL, and they are classified into three kinds of failure modes. Assisted by a finite element analysis (FEA), the failure mechanism was explained and associated with the failure modes. The studies showed that the shear speed has a little influence on the maximum shear stress, but the increase of shear height leads to more fractures in the low-k materials. It indicated that decreasing the height of CPBs is helpful for reducing destruction risk of the BEOL under the thermomechanical loads. Based on a parametric study for shearing test simulation of a single CPB, the modulus and thickness of polyimide (PI) were found a larger impact on the stresses in the low-k material layer, but the modulus of low-k materials has a smaller effect on the stress. Generally, the shear test of a CPB can help to evaluate the integrity of BEOL in a chip. | |
publisher | The American Society of Mechanical Engineers (ASME) | |
title | Study on BEOL Failures in a Chip by Shear Tests of Copper Pillar Bumps | |
type | Journal Paper | |
journal volume | 141 | |
journal issue | 1 | |
journal title | Journal of Electronic Packaging | |
identifier doi | 10.1115/1.4041714 | |
journal fristpage | 11003 | |
journal lastpage | 011003-10 | |
tree | Journal of Electronic Packaging:;2019:;volume( 141 ):;issue: 001 | |
contenttype | Fulltext |