YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Edge Trimming Induced Defects on Direct Bonded Wafers

    Source: Journal of Electronic Packaging:;2018:;volume( 140 ):;issue: 003::page 31004
    Author:
    Inoue, Fumihiro
    ,
    Jourdain, Anne
    ,
    Peng, Lan
    ,
    Phommahaxay, Alain
    ,
    Kosemura, Daisuke
    ,
    De Wolf, Ingrid
    ,
    Rebibis, Kenneth June
    ,
    Miller, Andy
    ,
    Sleeckx, Erik
    ,
    Beyne, Eric
    DOI: 10.1115/1.4040002
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: The diamond abrasive process which is applied onto the silicon wafer edge, the so called “edge trimming,” is an important step in three-dimensional microelectronics processing technology, due to the significant thickness reduction of the wafer after thinning. Nevertheless, the wafer edge defects caused by edge trimming have often been overlooked. Although the mechanisms of the formation of the defects in Si due to trimming may be similar to the ones caused by grinding, an in-depth study and risk assessment have not been done yet. In addition, the variety of stress relief processing options can give different morphology and defect removal behavior on the edge trimmed Si sidewall. In a first study, we used transmission electron microscopy and Raman spectroscopy to analyze the defects caused by edge trimming. We show the presence of a continuous layer of amorphous Si and of different phases of Si, caused by edge trimming. A comparison of the damage induced in the Si by two different integration schemes is also discussed. When polishing is used for stress release, the observed sidewall defects stay, since the polishing force is only applied on the top surface of the wafer. On the other hand, the damage is completely removed for the case of wet and dry etching. The surface chemical reactions occurring at the surface during these processes are also acting on the Si sidewall. These findings provide a workable edge trimming and stress relief method for permanently bonded wafers, with many industrial applications.
    • Download: (2.189Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Edge Trimming Induced Defects on Direct Bonded Wafers

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/4254154
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorInoue, Fumihiro
    contributor authorJourdain, Anne
    contributor authorPeng, Lan
    contributor authorPhommahaxay, Alain
    contributor authorKosemura, Daisuke
    contributor authorDe Wolf, Ingrid
    contributor authorRebibis, Kenneth June
    contributor authorMiller, Andy
    contributor authorSleeckx, Erik
    contributor authorBeyne, Eric
    date accessioned2019-02-28T11:14:14Z
    date available2019-02-28T11:14:14Z
    date copyright5/11/2018 12:00:00 AM
    date issued2018
    identifier issn1043-7398
    identifier otherep_140_03_031004.pdf
    identifier urihttp://yetl.yabesh.ir/yetl1/handle/yetl/4254154
    description abstractThe diamond abrasive process which is applied onto the silicon wafer edge, the so called “edge trimming,” is an important step in three-dimensional microelectronics processing technology, due to the significant thickness reduction of the wafer after thinning. Nevertheless, the wafer edge defects caused by edge trimming have often been overlooked. Although the mechanisms of the formation of the defects in Si due to trimming may be similar to the ones caused by grinding, an in-depth study and risk assessment have not been done yet. In addition, the variety of stress relief processing options can give different morphology and defect removal behavior on the edge trimmed Si sidewall. In a first study, we used transmission electron microscopy and Raman spectroscopy to analyze the defects caused by edge trimming. We show the presence of a continuous layer of amorphous Si and of different phases of Si, caused by edge trimming. A comparison of the damage induced in the Si by two different integration schemes is also discussed. When polishing is used for stress release, the observed sidewall defects stay, since the polishing force is only applied on the top surface of the wafer. On the other hand, the damage is completely removed for the case of wet and dry etching. The surface chemical reactions occurring at the surface during these processes are also acting on the Si sidewall. These findings provide a workable edge trimming and stress relief method for permanently bonded wafers, with many industrial applications.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleEdge Trimming Induced Defects on Direct Bonded Wafers
    typeJournal Paper
    journal volume140
    journal issue3
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.4040002
    journal fristpage31004
    journal lastpage031004-6
    treeJournal of Electronic Packaging:;2018:;volume( 140 ):;issue: 003
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian