YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Experimental and Numerical Investigation of Interdie Thermal Resistance in Three-Dimensional Integrated Circuits

    Source: Journal of Electronic Packaging:;2017:;volume( 139 ):;issue: 002::page 20908
    Author:
    Choobineh, Leila
    ,
    Jones, Jared
    ,
    Jain, Ankur
    DOI: 10.1115/1.4036404
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Three-dimensional integrated circuits (3D ICs) attract much interest due to several advantages over traditional microelectronics design, such as electrical performance improvement and reducing interconnect delay. While the power density of 3D ICs increases because of vertical integration, the available substrate area for heat removal does not change. Thermal modeling of 3D ICs is important for improving thermal and electrical performance. Experimental investigation on the thermal measurement of 3D ICs and determination of key physical parameters in 3D ICs thermal design are curtail. One such important parameter in thermal analysis is the interdie thermal resistance between adjacent die bonded together. This paper describes an experimental method to measure the value of interdie thermal resistance between two adjacent dies in a 3D IC. The effect of heating one die on the temperature of the other die in a two-die stack is measured over a short time period using high-speed data acquisition to negate the effect of boundary conditions. Numerical simulation is performed and based on a comparison between experimental data and the numerical model, the interdie thermal resistance between the two dies is determined. A theoretical model is also developed to estimate the value of the interdie thermal resistance. Results from this paper are expected to assist in thermal design and management of 3D ICs.
    • Download: (3.338Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Experimental and Numerical Investigation of Interdie Thermal Resistance in Three-Dimensional Integrated Circuits

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/4236854
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorChoobineh, Leila
    contributor authorJones, Jared
    contributor authorJain, Ankur
    date accessioned2017-11-25T07:21:03Z
    date available2017-11-25T07:21:03Z
    date copyright2017/12/6
    date issued2017
    identifier issn1043-7398
    identifier otherep_139_02_020908.pdf
    identifier urihttp://138.201.223.254:8080/yetl1/handle/yetl/4236854
    description abstractThree-dimensional integrated circuits (3D ICs) attract much interest due to several advantages over traditional microelectronics design, such as electrical performance improvement and reducing interconnect delay. While the power density of 3D ICs increases because of vertical integration, the available substrate area for heat removal does not change. Thermal modeling of 3D ICs is important for improving thermal and electrical performance. Experimental investigation on the thermal measurement of 3D ICs and determination of key physical parameters in 3D ICs thermal design are curtail. One such important parameter in thermal analysis is the interdie thermal resistance between adjacent die bonded together. This paper describes an experimental method to measure the value of interdie thermal resistance between two adjacent dies in a 3D IC. The effect of heating one die on the temperature of the other die in a two-die stack is measured over a short time period using high-speed data acquisition to negate the effect of boundary conditions. Numerical simulation is performed and based on a comparison between experimental data and the numerical model, the interdie thermal resistance between the two dies is determined. A theoretical model is also developed to estimate the value of the interdie thermal resistance. Results from this paper are expected to assist in thermal design and management of 3D ICs.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleExperimental and Numerical Investigation of Interdie Thermal Resistance in Three-Dimensional Integrated Circuits
    typeJournal Paper
    journal volume139
    journal issue2
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.4036404
    journal fristpage20908
    journal lastpage020908-6
    treeJournal of Electronic Packaging:;2017:;volume( 139 ):;issue: 002
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian