YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Modeling Thermal Microspreading Resistance in Via Arrays

    Source: Journal of Electronic Packaging:;2016:;volume( 138 ):;issue: 001::page 10909
    Author:
    Fish, Michael
    ,
    McCluskey, Patrick
    ,
    Bar
    DOI: 10.1115/1.4032348
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: As thermal management techniques for threedimensional (3D) chip stacks and other highpower density electronic packages continue to evolve, interest in the thermal pathways across substrates containing a multitude of conductive vias has increased. To reduce the computational costs and time in the thermal analysis of throughlayer via (TXV) structures, much research to date has focused on defining effective anisotropic thermal properties for a pseudohomogeneous medium using isothermal boundary conditions. While such an approach eliminates the need to model heat flow through individual vias, the resulting properties are found to depend on the specific boundary conditions applied to a unit TXV cell. More specifically, effective properties based on isothermal boundary conditions fail to capture the local “microspreadingâ€‌ resistance associated with more realistic heat flux distributions and local hot spots on the surface of these substrates. This work assesses how the thermal microspreading resistance present in arrays of vias in interposers, substrates, and other package components can be properly incorporated into the modeling of these arrays. We present the conditions under which spreading resistance plays a major role in determining the thermal characteristics of a via array and propose methods by which designers can both account for the effects of microspreading resistance and mitigate its contribution to the overall thermal behavior of such substrate–via systems. Finite element modeling (FEM) of TXV unit cells is performed using commercial simulation software (ansys).
    • Download: (1.997Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Modeling Thermal Microspreading Resistance in Via Arrays

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/160792
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorFish, Michael
    contributor authorMcCluskey, Patrick
    contributor authorBar
    date accessioned2017-05-09T01:27:24Z
    date available2017-05-09T01:27:24Z
    date issued2016
    identifier issn1528-9044
    identifier otherep_138_01_010909.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/160792
    description abstractAs thermal management techniques for threedimensional (3D) chip stacks and other highpower density electronic packages continue to evolve, interest in the thermal pathways across substrates containing a multitude of conductive vias has increased. To reduce the computational costs and time in the thermal analysis of throughlayer via (TXV) structures, much research to date has focused on defining effective anisotropic thermal properties for a pseudohomogeneous medium using isothermal boundary conditions. While such an approach eliminates the need to model heat flow through individual vias, the resulting properties are found to depend on the specific boundary conditions applied to a unit TXV cell. More specifically, effective properties based on isothermal boundary conditions fail to capture the local “microspreadingâ€‌ resistance associated with more realistic heat flux distributions and local hot spots on the surface of these substrates. This work assesses how the thermal microspreading resistance present in arrays of vias in interposers, substrates, and other package components can be properly incorporated into the modeling of these arrays. We present the conditions under which spreading resistance plays a major role in determining the thermal characteristics of a via array and propose methods by which designers can both account for the effects of microspreading resistance and mitigate its contribution to the overall thermal behavior of such substrate–via systems. Finite element modeling (FEM) of TXV unit cells is performed using commercial simulation software (ansys).
    publisherThe American Society of Mechanical Engineers (ASME)
    titleModeling Thermal Microspreading Resistance in Via Arrays
    typeJournal Paper
    journal volume138
    journal issue1
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.4032348
    journal fristpage10909
    journal lastpage10909
    identifier eissn1043-7398
    treeJournal of Electronic Packaging:;2016:;volume( 138 ):;issue: 001
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian