YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Sequential Reflow Process Optimization to Reduce Die Attach Solder Voids

    Source: Journal of Electronic Packaging:;2015:;volume( 137 ):;issue: 002::page 21013
    Author:
    Yu, Youmin
    ,
    Chiriac, Victor
    ,
    Jiang, Yingwei
    ,
    Wang, Zhijie
    DOI: 10.1115/1.4029569
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Solder voids are detrimental to the thermal, mechanical, and reliability performance of integrated circuit (IC) packages and must be controlled within certain specifications. A sequential method of optimizing solderreflow process to reduce dieattach solder voids in power quad flat nolead (QFN) packages is presented. The sequential optimization consists, in turn, of theoretical prediction, heat transfer comparison, and experimental validation. First, the theoretical prediction uses calculations to find the optimal pause location and time for a lead frame strip (with dies bonded to it by solder paste) to receive uniform heat transfer during the solderreflow stage. Next, reflow profiles at different locations on the lead frame strip are measured. Heat transfer during the reflow stage at these locations is calculated from the measured reflow profiles and is compared to each other to confirm the theoretical prediction. Finally, only a minimal number of actual trials are conducted to verify the predicted and confirmed optimal process. Since the theoretical prediction and heat transfer comparison screens out most of the unnecessary trials which must be conducted in common design of experiment (DoE) and trialanderror methods, the sequential optimization method saves significant time and cost.
    • Download: (2.759Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Sequential Reflow Process Optimization to Reduce Die Attach Solder Voids

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/157687
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorYu, Youmin
    contributor authorChiriac, Victor
    contributor authorJiang, Yingwei
    contributor authorWang, Zhijie
    date accessioned2017-05-09T01:16:58Z
    date available2017-05-09T01:16:58Z
    date issued2015
    identifier issn1528-9044
    identifier otherep_137_02_021013.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/157687
    description abstractSolder voids are detrimental to the thermal, mechanical, and reliability performance of integrated circuit (IC) packages and must be controlled within certain specifications. A sequential method of optimizing solderreflow process to reduce dieattach solder voids in power quad flat nolead (QFN) packages is presented. The sequential optimization consists, in turn, of theoretical prediction, heat transfer comparison, and experimental validation. First, the theoretical prediction uses calculations to find the optimal pause location and time for a lead frame strip (with dies bonded to it by solder paste) to receive uniform heat transfer during the solderreflow stage. Next, reflow profiles at different locations on the lead frame strip are measured. Heat transfer during the reflow stage at these locations is calculated from the measured reflow profiles and is compared to each other to confirm the theoretical prediction. Finally, only a minimal number of actual trials are conducted to verify the predicted and confirmed optimal process. Since the theoretical prediction and heat transfer comparison screens out most of the unnecessary trials which must be conducted in common design of experiment (DoE) and trialanderror methods, the sequential optimization method saves significant time and cost.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleSequential Reflow Process Optimization to Reduce Die Attach Solder Voids
    typeJournal Paper
    journal volume137
    journal issue2
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.4029569
    journal fristpage21013
    journal lastpage21013
    identifier eissn1043-7398
    treeJournal of Electronic Packaging:;2015:;volume( 137 ):;issue: 002
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian