Sequential Reflow Process Optimization to Reduce Die Attach Solder VoidsSource: Journal of Electronic Packaging:;2015:;volume( 137 ):;issue: 002::page 21013DOI: 10.1115/1.4029569Publisher: The American Society of Mechanical Engineers (ASME)
Abstract: Solder voids are detrimental to the thermal, mechanical, and reliability performance of integrated circuit (IC) packages and must be controlled within certain specifications. A sequential method of optimizing solderreflow process to reduce dieattach solder voids in power quad flat nolead (QFN) packages is presented. The sequential optimization consists, in turn, of theoretical prediction, heat transfer comparison, and experimental validation. First, the theoretical prediction uses calculations to find the optimal pause location and time for a lead frame strip (with dies bonded to it by solder paste) to receive uniform heat transfer during the solderreflow stage. Next, reflow profiles at different locations on the lead frame strip are measured. Heat transfer during the reflow stage at these locations is calculated from the measured reflow profiles and is compared to each other to confirm the theoretical prediction. Finally, only a minimal number of actual trials are conducted to verify the predicted and confirmed optimal process. Since the theoretical prediction and heat transfer comparison screens out most of the unnecessary trials which must be conducted in common design of experiment (DoE) and trialanderror methods, the sequential optimization method saves significant time and cost.
|
Collections
Show full item record
| contributor author | Yu, Youmin | |
| contributor author | Chiriac, Victor | |
| contributor author | Jiang, Yingwei | |
| contributor author | Wang, Zhijie | |
| date accessioned | 2017-05-09T01:16:58Z | |
| date available | 2017-05-09T01:16:58Z | |
| date issued | 2015 | |
| identifier issn | 1528-9044 | |
| identifier other | ep_137_02_021013.pdf | |
| identifier uri | http://yetl.yabesh.ir/yetl/handle/yetl/157687 | |
| description abstract | Solder voids are detrimental to the thermal, mechanical, and reliability performance of integrated circuit (IC) packages and must be controlled within certain specifications. A sequential method of optimizing solderreflow process to reduce dieattach solder voids in power quad flat nolead (QFN) packages is presented. The sequential optimization consists, in turn, of theoretical prediction, heat transfer comparison, and experimental validation. First, the theoretical prediction uses calculations to find the optimal pause location and time for a lead frame strip (with dies bonded to it by solder paste) to receive uniform heat transfer during the solderreflow stage. Next, reflow profiles at different locations on the lead frame strip are measured. Heat transfer during the reflow stage at these locations is calculated from the measured reflow profiles and is compared to each other to confirm the theoretical prediction. Finally, only a minimal number of actual trials are conducted to verify the predicted and confirmed optimal process. Since the theoretical prediction and heat transfer comparison screens out most of the unnecessary trials which must be conducted in common design of experiment (DoE) and trialanderror methods, the sequential optimization method saves significant time and cost. | |
| publisher | The American Society of Mechanical Engineers (ASME) | |
| title | Sequential Reflow Process Optimization to Reduce Die Attach Solder Voids | |
| type | Journal Paper | |
| journal volume | 137 | |
| journal issue | 2 | |
| journal title | Journal of Electronic Packaging | |
| identifier doi | 10.1115/1.4029569 | |
| journal fristpage | 21013 | |
| journal lastpage | 21013 | |
| identifier eissn | 1043-7398 | |
| tree | Journal of Electronic Packaging:;2015:;volume( 137 ):;issue: 002 | |
| contenttype | Fulltext |