YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Analysis of Thermal Stress and Its Influence on Carrier Mobility in Three Dimensional Microelectronic Chip Stack

    Source: Journal of Electronic Packaging:;2015:;volume( 137 ):;issue: 002::page 21011
    Author:
    Johnson, R. W.
    ,
    Shen, Y.
    DOI: 10.1115/1.4029345
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: A numerical assessment on the thermal stress in a threedimensional (3D) microelectronic package structure is performed. The objectives are to study how the chip stack/microbump assembly responds to thermal mismatch induced deformation, and its influences on the electrical performance of devices. The 3D finite element model features a copper throughsiliconvia (TSV)/microbump bonding structure connecting two adjacent silicon chips, with and without an underfill layer in between. A case that the entire solder layer has been transformed into an intermetallic layer is also considered. Potential for damage initiation is examined by the measure of stress and strain patterns. It was found that the part of TSV well inside the silicon chip is under high triaxial tensile stresses after thermal cooling, and plastic deformation in copper occurs in and around the microbump regions. The existence of underfill increases plastic strains in the solder joint. The underfill also leads to a significant change in local stress field when the soft solder is transformed entirely into an intermetallic layer. The carrier mobility for the pand ntype devices is influenced by the stresses in silicon near the TSV; the sizes of “keepout zoneâ€‌ for the various model configurations are also quantified.
    • Download: (3.857Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Analysis of Thermal Stress and Its Influence on Carrier Mobility in Three Dimensional Microelectronic Chip Stack

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/157685
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorJohnson, R. W.
    contributor authorShen, Y.
    date accessioned2017-05-09T01:16:58Z
    date available2017-05-09T01:16:58Z
    date issued2015
    identifier issn1528-9044
    identifier otherep_137_02_021011.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/157685
    description abstractA numerical assessment on the thermal stress in a threedimensional (3D) microelectronic package structure is performed. The objectives are to study how the chip stack/microbump assembly responds to thermal mismatch induced deformation, and its influences on the electrical performance of devices. The 3D finite element model features a copper throughsiliconvia (TSV)/microbump bonding structure connecting two adjacent silicon chips, with and without an underfill layer in between. A case that the entire solder layer has been transformed into an intermetallic layer is also considered. Potential for damage initiation is examined by the measure of stress and strain patterns. It was found that the part of TSV well inside the silicon chip is under high triaxial tensile stresses after thermal cooling, and plastic deformation in copper occurs in and around the microbump regions. The existence of underfill increases plastic strains in the solder joint. The underfill also leads to a significant change in local stress field when the soft solder is transformed entirely into an intermetallic layer. The carrier mobility for the pand ntype devices is influenced by the stresses in silicon near the TSV; the sizes of “keepout zoneâ€‌ for the various model configurations are also quantified.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleAnalysis of Thermal Stress and Its Influence on Carrier Mobility in Three Dimensional Microelectronic Chip Stack
    typeJournal Paper
    journal volume137
    journal issue2
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.4029345
    journal fristpage21011
    journal lastpage21011
    identifier eissn1043-7398
    treeJournal of Electronic Packaging:;2015:;volume( 137 ):;issue: 002
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian