YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Optimization of Thermoelectric Coolers for Hotspot Cooling in Three Dimensional Stacked Chips

    Source: Journal of Electronic Packaging:;2015:;volume( 137 ):;issue: 001::page 11006
    Author:
    Redmond, Matthew
    ,
    Kumar, Satish
    DOI: 10.1115/1.4028254
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Threedimensional (3D) chip stacking architecture is expected to reduce form factor, improve performance, and decrease power consumption in future microelectronics. High power density and nonuniform power distribution in stacked dies are expected to bring significant thermal challenges for 3D packages due to localized hot spots. Embedded thermoelectric coolers (TECs) have potential to provide reliable and localized cooling at these hot spots. In this work, peak package temperature or active cooling per power consumption of TECs are optimized, considering applied current and thickness of TECs as parameters, for a 3D electronic package with two stacked dies. Each die has two hot spots and one TEC is paired with each hot spot. Three different optimization methods are considered in order to ensure a robust solution. The optimization suggests that both the peak temperature in package and energy efficiency of the cooling system can be significantly improved through the optimization of TECs. TECs are also compared against a configuration where they are replaced by copper blocks or thermal vias. A total of 4.7 آ°C of additional localized cooling is observed using TECs which is beyond what is achievable with copper vias in place of the TECs. The study also suggests that it is better to use TECs to cool only the hottest portions of the package to avoid introducing additional thermal resistance and Joule heating in the package.
    • Download: (1.056Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Optimization of Thermoelectric Coolers for Hotspot Cooling in Three Dimensional Stacked Chips

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/157663
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorRedmond, Matthew
    contributor authorKumar, Satish
    date accessioned2017-05-09T01:16:53Z
    date available2017-05-09T01:16:53Z
    date issued2015
    identifier issn1528-9044
    identifier otherep_137_01_011006.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/157663
    description abstractThreedimensional (3D) chip stacking architecture is expected to reduce form factor, improve performance, and decrease power consumption in future microelectronics. High power density and nonuniform power distribution in stacked dies are expected to bring significant thermal challenges for 3D packages due to localized hot spots. Embedded thermoelectric coolers (TECs) have potential to provide reliable and localized cooling at these hot spots. In this work, peak package temperature or active cooling per power consumption of TECs are optimized, considering applied current and thickness of TECs as parameters, for a 3D electronic package with two stacked dies. Each die has two hot spots and one TEC is paired with each hot spot. Three different optimization methods are considered in order to ensure a robust solution. The optimization suggests that both the peak temperature in package and energy efficiency of the cooling system can be significantly improved through the optimization of TECs. TECs are also compared against a configuration where they are replaced by copper blocks or thermal vias. A total of 4.7 آ°C of additional localized cooling is observed using TECs which is beyond what is achievable with copper vias in place of the TECs. The study also suggests that it is better to use TECs to cool only the hottest portions of the package to avoid introducing additional thermal resistance and Joule heating in the package.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleOptimization of Thermoelectric Coolers for Hotspot Cooling in Three Dimensional Stacked Chips
    typeJournal Paper
    journal volume137
    journal issue1
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.4028254
    journal fristpage11006
    journal lastpage11006
    identifier eissn1043-7398
    treeJournal of Electronic Packaging:;2015:;volume( 137 ):;issue: 001
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian