YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Effective Mitigation of Shock Loads in Embedded Electronic Packaging Using Bilayered Potting Materials

    Source: Journal of Electronic Packaging:;2014:;volume( 136 ):;issue: 004::page 41010
    Author:
    Meguid, S. A.
    ,
    Zhuo, Chen
    ,
    Yang, Fan
    DOI: 10.1115/1.4026542
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Shock loads which are characterized by high intensity, short duration, and vibration at varied frequencies can lead to the failure of embedded electronics typically used to operate/control numerous devices. Failure of electronics renders these devices ineffective, since they cannot carry out their intended function. It is therefore the objective of this work to determine the behavior of a typical electronic board assembly subject to severe shock loads and the means to protect the electronics. Specifically, three aspects of the work were considered using 3D finite element (FE) simulations in supercomputer environment. The first was concerned with the dynamic behavior of selected electronic devices subject to shock loads. The second with the ability of different potting materials to attenuate the considered shock loads. The third was with the use of a new bilayer potting configurations to effectively attenuate the shock load and vibration of the electronic board. The shock loads were delivered to the Joint Electron Device Engineering Council (JEDEC) standard board using simulated drop impact test. The effectiveness of different protective potting designs to attenuate the effect of shock loads was determined by considering the two key factors of electronics reliability: the stress in the interconnection and deformation of the printed circuit board. Our results reveal the remarkable effectiveness of the bilayer potting approach over the commonly adopted single potting attenuation strategy.
    • Download: (2.762Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Effective Mitigation of Shock Loads in Embedded Electronic Packaging Using Bilayered Potting Materials

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/154504
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorMeguid, S. A.
    contributor authorZhuo, Chen
    contributor authorYang, Fan
    date accessioned2017-05-09T01:06:54Z
    date available2017-05-09T01:06:54Z
    date issued2014
    identifier issn1528-9044
    identifier otherep_136_04_041010.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/154504
    description abstractShock loads which are characterized by high intensity, short duration, and vibration at varied frequencies can lead to the failure of embedded electronics typically used to operate/control numerous devices. Failure of electronics renders these devices ineffective, since they cannot carry out their intended function. It is therefore the objective of this work to determine the behavior of a typical electronic board assembly subject to severe shock loads and the means to protect the electronics. Specifically, three aspects of the work were considered using 3D finite element (FE) simulations in supercomputer environment. The first was concerned with the dynamic behavior of selected electronic devices subject to shock loads. The second with the ability of different potting materials to attenuate the considered shock loads. The third was with the use of a new bilayer potting configurations to effectively attenuate the shock load and vibration of the electronic board. The shock loads were delivered to the Joint Electron Device Engineering Council (JEDEC) standard board using simulated drop impact test. The effectiveness of different protective potting designs to attenuate the effect of shock loads was determined by considering the two key factors of electronics reliability: the stress in the interconnection and deformation of the printed circuit board. Our results reveal the remarkable effectiveness of the bilayer potting approach over the commonly adopted single potting attenuation strategy.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleEffective Mitigation of Shock Loads in Embedded Electronic Packaging Using Bilayered Potting Materials
    typeJournal Paper
    journal volume136
    journal issue4
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.4026542
    journal fristpage41010
    journal lastpage41010
    identifier eissn1043-7398
    treeJournal of Electronic Packaging:;2014:;volume( 136 ):;issue: 004
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian