YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    From Chip to Cooling Tower Data Center Modeling: Influence of Chip Temperature Control Philosophy

    Source: Journal of Electronic Packaging:;2011:;volume( 133 ):;issue: 003::page 31008
    Author:
    Ed J. Walsh
    ,
    Jeff Punch
    ,
    Amip J. Shah
    ,
    Cullen E. Bash
    ,
    Thomas J. Breen
    DOI: 10.1115/1.4004657
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: The chiller cooled data center environment consists of many interlinked elements that are usually treated as individual components. This chain of components and their influences on each other must be considered in determining the benefits of any data center design and operational strategies seeking to improve efficiency, such as temperature controlled fan algorithms. Using the models previously developed by the authors, this paper extends the analysis to include the electronics within the rack through considering the processor heat sink temperature. This has allowed determination of the influence of various cooling strategies on the data center coefficient of performance. The strategy of increasing inlet aisle temperature is examined in some detail and found not to be a robust methodology for improving the overall energy performance of the data center, while tight temperature controls at the chip level consistently provide better performance, yielding more computing per watt of cooling power. These findings are of strong practical relevance for the design of fan control algorithms at the rack level and general operational strategies in data centers. Finally, the impact of heat sink thermal resistance is considered, and the potential data center efficiency gains from improved heat sink designs are discussed.
    keyword(s): Temperature , Cooling , Modeling , Cooling towers , Data centers , Heat sinks , Temperature control , Flow (Dynamics) , Chain AND Design ,
    • Download: (443.0Kb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      From Chip to Cooling Tower Data Center Modeling: Influence of Chip Temperature Control Philosophy

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/145788
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorEd J. Walsh
    contributor authorJeff Punch
    contributor authorAmip J. Shah
    contributor authorCullen E. Bash
    contributor authorThomas J. Breen
    date accessioned2017-05-09T00:43:09Z
    date available2017-05-09T00:43:09Z
    date copyrightSeptember, 2011
    date issued2011
    identifier issn1528-9044
    identifier otherJEPAE4-26316#031008_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/145788
    description abstractThe chiller cooled data center environment consists of many interlinked elements that are usually treated as individual components. This chain of components and their influences on each other must be considered in determining the benefits of any data center design and operational strategies seeking to improve efficiency, such as temperature controlled fan algorithms. Using the models previously developed by the authors, this paper extends the analysis to include the electronics within the rack through considering the processor heat sink temperature. This has allowed determination of the influence of various cooling strategies on the data center coefficient of performance. The strategy of increasing inlet aisle temperature is examined in some detail and found not to be a robust methodology for improving the overall energy performance of the data center, while tight temperature controls at the chip level consistently provide better performance, yielding more computing per watt of cooling power. These findings are of strong practical relevance for the design of fan control algorithms at the rack level and general operational strategies in data centers. Finally, the impact of heat sink thermal resistance is considered, and the potential data center efficiency gains from improved heat sink designs are discussed.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleFrom Chip to Cooling Tower Data Center Modeling: Influence of Chip Temperature Control Philosophy
    typeJournal Paper
    journal volume133
    journal issue3
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.4004657
    journal fristpage31008
    identifier eissn1043-7398
    keywordsTemperature
    keywordsCooling
    keywordsModeling
    keywordsCooling towers
    keywordsData centers
    keywordsHeat sinks
    keywordsTemperature control
    keywordsFlow (Dynamics)
    keywordsChain AND Design
    treeJournal of Electronic Packaging:;2011:;volume( 133 ):;issue: 003
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian