YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    A Review of Recent Advances in Thermal Management in Three Dimensional Chip Stacks in Electronic Systems

    Source: Journal of Electronic Packaging:;2011:;volume( 133 ):;issue: 004::page 41011
    Author:
    Vikram Venkatadri
    ,
    Bahgat Sammakia
    ,
    Krishnaswami Srihari
    ,
    Daryl Santos
    DOI: 10.1115/1.4005298
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Three dimensional (3D) integration offers numerous electrical advantages like shorter interconnection distances between different dies in the stack, reduced signal delay, reduced interconnect power and design flexibilities. The main enabler of 3D integration is through-silicon-vias (TSVs) and stacking of multiple dies. Irrespective of these advantages, thermal management in 3D stacks poses significant challenges for the implementation of 3D integrated circuits. Even though extensive research work has been done in understanding the thermal management in two dimensional (2D) planar circuits for the past several decades, 3D integration offers a new set of challenges in terms of thermal management, which makes it difficult to readily apply the thermal management strategies available for 2D planar circuits. Over the past decade, some work has been done in thermal analysis and management of 3D stacks but still, knowledge is scattered and a comprehensive understanding is lacking. This research work focuses on bringing together the limited work on thermal analysis and thermal management in 3D vertically integrated circuits available in the literature. A compilation and analysis of the results from investigations on thermal management in 3D stacks is presented in this review with special emphasis on experimental studies conducted on different thermal management strategies. Furthermore, 3D integration technologies, thermal management challenges, and advanced 2D thermal management solutions are discussed.
    keyword(s): Cooling , Thermal management , Circuits , Heat , Heat pumps , Thermal analysis AND Microchannels ,
    • Download: (3.328Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      A Review of Recent Advances in Thermal Management in Three Dimensional Chip Stacks in Electronic Systems

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/145773
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorVikram Venkatadri
    contributor authorBahgat Sammakia
    contributor authorKrishnaswami Srihari
    contributor authorDaryl Santos
    date accessioned2017-05-09T00:43:06Z
    date available2017-05-09T00:43:06Z
    date copyrightDecember, 2011
    date issued2011
    identifier issn1528-9044
    identifier otherJEPAE4-26319#041011_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/145773
    description abstractThree dimensional (3D) integration offers numerous electrical advantages like shorter interconnection distances between different dies in the stack, reduced signal delay, reduced interconnect power and design flexibilities. The main enabler of 3D integration is through-silicon-vias (TSVs) and stacking of multiple dies. Irrespective of these advantages, thermal management in 3D stacks poses significant challenges for the implementation of 3D integrated circuits. Even though extensive research work has been done in understanding the thermal management in two dimensional (2D) planar circuits for the past several decades, 3D integration offers a new set of challenges in terms of thermal management, which makes it difficult to readily apply the thermal management strategies available for 2D planar circuits. Over the past decade, some work has been done in thermal analysis and management of 3D stacks but still, knowledge is scattered and a comprehensive understanding is lacking. This research work focuses on bringing together the limited work on thermal analysis and thermal management in 3D vertically integrated circuits available in the literature. A compilation and analysis of the results from investigations on thermal management in 3D stacks is presented in this review with special emphasis on experimental studies conducted on different thermal management strategies. Furthermore, 3D integration technologies, thermal management challenges, and advanced 2D thermal management solutions are discussed.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleA Review of Recent Advances in Thermal Management in Three Dimensional Chip Stacks in Electronic Systems
    typeJournal Paper
    journal volume133
    journal issue4
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.4005298
    journal fristpage41011
    identifier eissn1043-7398
    keywordsCooling
    keywordsThermal management
    keywordsCircuits
    keywordsHeat
    keywordsHeat pumps
    keywordsThermal analysis AND Microchannels
    treeJournal of Electronic Packaging:;2011:;volume( 133 ):;issue: 004
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian