YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Modeling Simplification for Thermal Mechanical Analysis of High Density Chip-to-Substrate Connections

    Source: Journal of Electronic Packaging:;2011:;volume( 133 ):;issue: 004::page 41004
    Author:
    Ping Nicole An
    ,
    Paul A. Kohl
    DOI: 10.1115/1.4005289
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Finite element modeling (FEM) is an important component in the design of reliable chip-to-substrate connections. However, FEM can quickly become complex as the number of input/output connections increases. Three-dimensional (3D) chip-substrate models are usually simplified where only portions of the chip-substrate structure is considered in order to conserve computer resources and time. Chip symmetry is often used to simplify the models from full-chip structures to quarter or octant models. Recently, an even simpler 3D model, general plane deformation (GPD) slice model, has been used to characterize the properties of the full-chip and local regions on the structures, such as in the structures for solder ball fatigue. In this study, the accuracy of the GPD model is examined by comparing the mechanical behavior of a flip-chip, copper pillar package from various full and partial chip models to that of the GDP model. In addition, it is shown that the GPD model can be further simplified to a half-GPD model by using the symmetry plane in the middle of the slice and choosing the proper boundary conditions. The number of nodes required for each model and the accuracy of the different FEM models are compared. Analysis of the maximum stress in the silicon chip shows that the full-chip model, quarter model, and octant model all convergence to the same result. However, the GPD and half-GPD models, with the previously used boundary conditions, converge to a different stress values from that of the full-chip models. The error in the GPD models for small, 36 I/O package was 4.7% compared to the more complete, full-chip FEM models. The displacement error in the GPD models was more than 50%, compared to the full-chip models, and increased with larger structures. The high displacement error of the GPD models was due to the ordinarily used boundary conditions which neglect the effect from adjacent I/O on the sidewall of the GPD slice. An optimization equation is proposed to account for the spatial variation in the stress on the GPD sidewall. The GPD displacement error was reduced from 50% to 3.3% for the 36 pillar array.
    keyword(s): Density , Deformation , Copper , Columns (Structural) , Stress , Silicon chips , Modeling , Optimization , Boundary-value problems , Displacement , Errors , Finite element model , Three-dimensional models , Solders , Flip-chip , Equations , Mechanical behavior AND Fatigue ,
    • Download: (2.341Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Modeling Simplification for Thermal Mechanical Analysis of High Density Chip-to-Substrate Connections

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/145765
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorPing Nicole An
    contributor authorPaul A. Kohl
    date accessioned2017-05-09T00:43:05Z
    date available2017-05-09T00:43:05Z
    date copyrightDecember, 2011
    date issued2011
    identifier issn1528-9044
    identifier otherJEPAE4-26319#041004_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/145765
    description abstractFinite element modeling (FEM) is an important component in the design of reliable chip-to-substrate connections. However, FEM can quickly become complex as the number of input/output connections increases. Three-dimensional (3D) chip-substrate models are usually simplified where only portions of the chip-substrate structure is considered in order to conserve computer resources and time. Chip symmetry is often used to simplify the models from full-chip structures to quarter or octant models. Recently, an even simpler 3D model, general plane deformation (GPD) slice model, has been used to characterize the properties of the full-chip and local regions on the structures, such as in the structures for solder ball fatigue. In this study, the accuracy of the GPD model is examined by comparing the mechanical behavior of a flip-chip, copper pillar package from various full and partial chip models to that of the GDP model. In addition, it is shown that the GPD model can be further simplified to a half-GPD model by using the symmetry plane in the middle of the slice and choosing the proper boundary conditions. The number of nodes required for each model and the accuracy of the different FEM models are compared. Analysis of the maximum stress in the silicon chip shows that the full-chip model, quarter model, and octant model all convergence to the same result. However, the GPD and half-GPD models, with the previously used boundary conditions, converge to a different stress values from that of the full-chip models. The error in the GPD models for small, 36 I/O package was 4.7% compared to the more complete, full-chip FEM models. The displacement error in the GPD models was more than 50%, compared to the full-chip models, and increased with larger structures. The high displacement error of the GPD models was due to the ordinarily used boundary conditions which neglect the effect from adjacent I/O on the sidewall of the GPD slice. An optimization equation is proposed to account for the spatial variation in the stress on the GPD sidewall. The GPD displacement error was reduced from 50% to 3.3% for the 36 pillar array.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleModeling Simplification for Thermal Mechanical Analysis of High Density Chip-to-Substrate Connections
    typeJournal Paper
    journal volume133
    journal issue4
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.4005289
    journal fristpage41004
    identifier eissn1043-7398
    keywordsDensity
    keywordsDeformation
    keywordsCopper
    keywordsColumns (Structural)
    keywordsStress
    keywordsSilicon chips
    keywordsModeling
    keywordsOptimization
    keywordsBoundary-value problems
    keywordsDisplacement
    keywordsErrors
    keywordsFinite element model
    keywordsThree-dimensional models
    keywordsSolders
    keywordsFlip-chip
    keywordsEquations
    keywordsMechanical behavior AND Fatigue
    treeJournal of Electronic Packaging:;2011:;volume( 133 ):;issue: 004
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian