YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Development of Analytical Model to a Temperature Distribution of a First Level Package With a Nonuniformly Powered Die

    Source: Journal of Electronic Packaging:;2009:;volume( 131 ):;issue: 001::page 11005
    Author:
    Abhijit Kaisare
    ,
    Greg Chrysler
    ,
    Ravi Mahajan
    ,
    Dereje Agonafer
    ,
    A. Haji-Sheikh
    DOI: 10.1115/1.3068303
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Microprocessors continue to grow in capabilities, complexity, and performance. Microprocessors typically integrate functional components such as logic and level two cache memory in their architecture. This functional integration of logic and memory results in improved performance of the microprocessor. However, the integration also introduces a layer of complexity in the thermal design and management of microprocessors. As a direct result of functional integration, the power map on a microprocessor is typically highly nonuniform, and the assumption of a uniform heat flux across the die surface has been shown to be invalid post Pentium II architecture. The active side of the die is divided into several functional blocks with distinct power assigned to each functional block. Previous work (, 2005, “Thermal Based Optimization of Functional Block Distributions in a Non-Uniformly Powered Die,” InterPACK 2005 , San Francisco, CA, Jul. 17–22) has been done, which includes numerical analysis and thermal based optimization of a typical package consisting of a nonuniformly powered die, heat spreader, thermal interface materials I and II, and the base of the heat sink. In this paper, an analytical approach to temperature distribution of a first level package with a nonuniformly powered die is carried out for the first time. The analytical model for two-layer bodies developed by (2003, “Steady-State Heat Conduction in Multi-Layer Bodies,” Int. J. Heat Mass Transfer, 46(13), pp. 2363–2379) is extended to this typical package, which is a multilayer body. The solution is to begin by designating each surface heat flux as a volumetric heat source. An inverse methodology is applied to solve the equations for various surfaces to calculate the maximum junction temperature for a given multilayer body. Finally validation of the analytical solution is carried out using previously developed numerical model.
    keyword(s): Heat , Temperature , Computer simulation , Heat sinks , Junctions , Temperature distribution , Heat flux , Design , Optimization , Equations , Boundary-value problems AND Flat heat pipes ,
    • Download: (629.3Kb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Development of Analytical Model to a Temperature Distribution of a First Level Package With a Nonuniformly Powered Die

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/140321
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorAbhijit Kaisare
    contributor authorGreg Chrysler
    contributor authorRavi Mahajan
    contributor authorDereje Agonafer
    contributor authorA. Haji-Sheikh
    date accessioned2017-05-09T00:32:21Z
    date available2017-05-09T00:32:21Z
    date copyrightMarch, 2009
    date issued2009
    identifier issn1528-9044
    identifier otherJEPAE4-26292#011005_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/140321
    description abstractMicroprocessors continue to grow in capabilities, complexity, and performance. Microprocessors typically integrate functional components such as logic and level two cache memory in their architecture. This functional integration of logic and memory results in improved performance of the microprocessor. However, the integration also introduces a layer of complexity in the thermal design and management of microprocessors. As a direct result of functional integration, the power map on a microprocessor is typically highly nonuniform, and the assumption of a uniform heat flux across the die surface has been shown to be invalid post Pentium II architecture. The active side of the die is divided into several functional blocks with distinct power assigned to each functional block. Previous work (, 2005, “Thermal Based Optimization of Functional Block Distributions in a Non-Uniformly Powered Die,” InterPACK 2005 , San Francisco, CA, Jul. 17–22) has been done, which includes numerical analysis and thermal based optimization of a typical package consisting of a nonuniformly powered die, heat spreader, thermal interface materials I and II, and the base of the heat sink. In this paper, an analytical approach to temperature distribution of a first level package with a nonuniformly powered die is carried out for the first time. The analytical model for two-layer bodies developed by (2003, “Steady-State Heat Conduction in Multi-Layer Bodies,” Int. J. Heat Mass Transfer, 46(13), pp. 2363–2379) is extended to this typical package, which is a multilayer body. The solution is to begin by designating each surface heat flux as a volumetric heat source. An inverse methodology is applied to solve the equations for various surfaces to calculate the maximum junction temperature for a given multilayer body. Finally validation of the analytical solution is carried out using previously developed numerical model.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleDevelopment of Analytical Model to a Temperature Distribution of a First Level Package With a Nonuniformly Powered Die
    typeJournal Paper
    journal volume131
    journal issue1
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.3068303
    journal fristpage11005
    identifier eissn1043-7398
    keywordsHeat
    keywordsTemperature
    keywordsComputer simulation
    keywordsHeat sinks
    keywordsJunctions
    keywordsTemperature distribution
    keywordsHeat flux
    keywordsDesign
    keywordsOptimization
    keywordsEquations
    keywordsBoundary-value problems AND Flat heat pipes
    treeJournal of Electronic Packaging:;2009:;volume( 131 ):;issue: 001
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian