YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    In Situ Chip Stress Extractions for LFBGA Packages Through Piezoresistive Sensors

    Source: Journal of Electronic Packaging:;2009:;volume( 131 ):;issue: 003::page 31003
    Author:
    Ben-Je Lwo
    ,
    Jeng-Shian Su
    ,
    Hsien Chung
    DOI: 10.1115/1.3144149
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Piezoresistive sensors have been demonstrated to be an accurate and efficient tool for stress measurements on chip surfaces inside microelectronic packaging. In this work, test chips with piezoresistive stress sensors, diode temperature sensors as well as heaters were first designed, fabricated, and calibrated. We next packaged the test chips into low profile, fine pitch ball grid array (LFBGA) packaging with 196 balls and measured the stresses on chip surfaces inside the packaging. After measuring the packaging induced stress as well as the stress under stable environmental temperature rises, it was found that compressive stresses were obtained at room temperature, and the stresses were relaxed as temperature went up at a rate between 0.45 MPa/°C and 0.60 MPa/°C. For thermo-stress experiments, the temperatures on chip surfaces at different power levels were measured, and compressive chip stresses were first extracted. As the chip power increased, the compressive stresses became tensions. Since the LFBGA structure is thinner with higher packaging efficiency, different results from our earlier plastic quad flat package stress measurements were observed and discussed. In addition, the final comparisons between the experimental data and the finite element simulations show good consistency.
    keyword(s): Temperature , Measurement , Sensors , Stress , Engineering simulation AND Packaging ,
    • Download: (1.269Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      In Situ Chip Stress Extractions for LFBGA Packages Through Piezoresistive Sensors

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/140282
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorBen-Je Lwo
    contributor authorJeng-Shian Su
    contributor authorHsien Chung
    date accessioned2017-05-09T00:32:17Z
    date available2017-05-09T00:32:17Z
    date copyrightSeptember, 2009
    date issued2009
    identifier issn1528-9044
    identifier otherJEPAE4-26298#031003_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/140282
    description abstractPiezoresistive sensors have been demonstrated to be an accurate and efficient tool for stress measurements on chip surfaces inside microelectronic packaging. In this work, test chips with piezoresistive stress sensors, diode temperature sensors as well as heaters were first designed, fabricated, and calibrated. We next packaged the test chips into low profile, fine pitch ball grid array (LFBGA) packaging with 196 balls and measured the stresses on chip surfaces inside the packaging. After measuring the packaging induced stress as well as the stress under stable environmental temperature rises, it was found that compressive stresses were obtained at room temperature, and the stresses were relaxed as temperature went up at a rate between 0.45 MPa/°C and 0.60 MPa/°C. For thermo-stress experiments, the temperatures on chip surfaces at different power levels were measured, and compressive chip stresses were first extracted. As the chip power increased, the compressive stresses became tensions. Since the LFBGA structure is thinner with higher packaging efficiency, different results from our earlier plastic quad flat package stress measurements were observed and discussed. In addition, the final comparisons between the experimental data and the finite element simulations show good consistency.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleIn Situ Chip Stress Extractions for LFBGA Packages Through Piezoresistive Sensors
    typeJournal Paper
    journal volume131
    journal issue3
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.3144149
    journal fristpage31003
    identifier eissn1043-7398
    keywordsTemperature
    keywordsMeasurement
    keywordsSensors
    keywordsStress
    keywordsEngineering simulation AND Packaging
    treeJournal of Electronic Packaging:;2009:;volume( 131 ):;issue: 003
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian