YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    A Compact Approach to On-Chip Interconnect Heat Conduction Modeling Using the Finite Element Method

    Source: Journal of Electronic Packaging:;2008:;volume( 130 ):;issue: 003::page 31001
    Author:
    Siva P. Gurrum
    ,
    Yogendra K. Joshi
    ,
    William P. King
    ,
    Koneru Ramakrishna
    ,
    Martin Gall
    DOI: 10.1115/1.2957318
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Over upcoming electronics technology nodes, shrinking feature sizes of on-chip interconnects and correspondingly higher current densities are expected to result in higher temperatures due to self-heating. This study describes a finite element based compact thermal modeling approach to investigate the effects of Joule heating on complex interconnect structures. In this method, interconnect cross section is assumed to be isothermal and conduction along the interconnect is retained. A composite finite element containing both metal and dielectric regions is used to discretize the interconnect stack. The compact approach predicts the maximum temperature rise in the metal to within 5–10% of the detailed numerical computations, while requiring only a fraction of elements. Computational time for the compact model solution is several seconds, versus many hours for the detailed solutions obtained through successive mesh refinement until grid independence is achieved. For a comparable number of elements, the compact model is in general much more accurate than the traditional finite element approach. To validate the simulations, temperature rise in a 500-link two-layer interconnect with a via layer was measured at several current densities. The compact method predicts the temperature rise of the 500-link chain to within 5% of the measurements thereby validating the method. The approach described here could be an efficient technique for full chip Joule heating simulations and for clock signal propagation simulations, which are performed as part of designing next generation chip architectures.
    keyword(s): Temperature , Metals , Heat conduction , Finite element methods , Modeling , Chain , Finite element analysis , Engineering simulation , Signals , Clocks AND Thermal conductivity ,
    • Download: (807.1Kb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      A Compact Approach to On-Chip Interconnect Heat Conduction Modeling Using the Finite Element Method

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/137749
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorSiva P. Gurrum
    contributor authorYogendra K. Joshi
    contributor authorWilliam P. King
    contributor authorKoneru Ramakrishna
    contributor authorMartin Gall
    date accessioned2017-05-09T00:27:33Z
    date available2017-05-09T00:27:33Z
    date copyrightSeptember, 2008
    date issued2008
    identifier issn1528-9044
    identifier otherJEPAE4-26287#031001_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/137749
    description abstractOver upcoming electronics technology nodes, shrinking feature sizes of on-chip interconnects and correspondingly higher current densities are expected to result in higher temperatures due to self-heating. This study describes a finite element based compact thermal modeling approach to investigate the effects of Joule heating on complex interconnect structures. In this method, interconnect cross section is assumed to be isothermal and conduction along the interconnect is retained. A composite finite element containing both metal and dielectric regions is used to discretize the interconnect stack. The compact approach predicts the maximum temperature rise in the metal to within 5–10% of the detailed numerical computations, while requiring only a fraction of elements. Computational time for the compact model solution is several seconds, versus many hours for the detailed solutions obtained through successive mesh refinement until grid independence is achieved. For a comparable number of elements, the compact model is in general much more accurate than the traditional finite element approach. To validate the simulations, temperature rise in a 500-link two-layer interconnect with a via layer was measured at several current densities. The compact method predicts the temperature rise of the 500-link chain to within 5% of the measurements thereby validating the method. The approach described here could be an efficient technique for full chip Joule heating simulations and for clock signal propagation simulations, which are performed as part of designing next generation chip architectures.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleA Compact Approach to On-Chip Interconnect Heat Conduction Modeling Using the Finite Element Method
    typeJournal Paper
    journal volume130
    journal issue3
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.2957318
    journal fristpage31001
    identifier eissn1043-7398
    keywordsTemperature
    keywordsMetals
    keywordsHeat conduction
    keywordsFinite element methods
    keywordsModeling
    keywordsChain
    keywordsFinite element analysis
    keywordsEngineering simulation
    keywordsSignals
    keywordsClocks AND Thermal conductivity
    treeJournal of Electronic Packaging:;2008:;volume( 130 ):;issue: 003
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian