YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Investigations of Board-Level Drop Reliability of Wafer-Level Chip-Scale Packages

    Source: Journal of Electronic Packaging:;2007:;volume( 129 ):;issue: 001::page 105
    Author:
    Yi-Shao Lai
    ,
    Chang-Lin Yeh
    ,
    Ching-Chun Wang
    DOI: 10.1115/1.2429717
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: We present in this paper parametric studies of board-level reliability of wafer-level chip-scale packages subjected to a specific pulse-controlled drop test condition. Eighteen experiment cells, constructed by varying joint pitch, die thickness, and die size, are proposed and examined numerically. The transient analysis follows the support excitation scheme and incorporates an implicit time integration solver. Numerical results indicate that the drop reliability of the package enhances as the die thickness as well as the die size decreases. Moreover, the package with smaller solder joints and a smaller joint pitch suffers a greater drop reliability concern.
    keyword(s): Reliability , Semiconductor wafers , Drops , Solder joints AND Thickness ,
    • Download: (883.5Kb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Investigations of Board-Level Drop Reliability of Wafer-Level Chip-Scale Packages

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/135594
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorYi-Shao Lai
    contributor authorChang-Lin Yeh
    contributor authorChing-Chun Wang
    date accessioned2017-05-09T00:23:28Z
    date available2017-05-09T00:23:28Z
    date copyrightMarch, 2007
    date issued2007
    identifier issn1528-9044
    identifier otherJEPAE4-26272#105_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/135594
    description abstractWe present in this paper parametric studies of board-level reliability of wafer-level chip-scale packages subjected to a specific pulse-controlled drop test condition. Eighteen experiment cells, constructed by varying joint pitch, die thickness, and die size, are proposed and examined numerically. The transient analysis follows the support excitation scheme and incorporates an implicit time integration solver. Numerical results indicate that the drop reliability of the package enhances as the die thickness as well as the die size decreases. Moreover, the package with smaller solder joints and a smaller joint pitch suffers a greater drop reliability concern.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleInvestigations of Board-Level Drop Reliability of Wafer-Level Chip-Scale Packages
    typeJournal Paper
    journal volume129
    journal issue1
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.2429717
    journal fristpage105
    journal lastpage108
    identifier eissn1043-7398
    keywordsReliability
    keywordsSemiconductor wafers
    keywordsDrops
    keywordsSolder joints AND Thickness
    treeJournal of Electronic Packaging:;2007:;volume( 129 ):;issue: 001
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian