| contributor author | Russell Whitenack | |
| contributor author | Chandra Desai | |
| contributor author | Mostafa Rassaian | |
| date accessioned | 2017-05-09T00:23:23Z | |
| date available | 2017-05-09T00:23:23Z | |
| date copyright | September, 2007 | |
| date issued | 2007 | |
| identifier issn | 1528-9044 | |
| identifier other | JEPAE4-26276#356_1.pdf | |
| identifier uri | http://yetl.yabesh.ir/yetl/handle/yetl/135561 | |
| description abstract | The disturbed state concept (DSC) with the hierarchical single surface (HISS) plasticity model have been proposed and validated previously for a wide range of problems in electronic packaging. In this paper, detailed analyses are performed with the DSC∕HISS model to study the effect of various factors, such as computational and geometrical aspects and material parameters, on the failure life of chip substrate systems. The results and the methodology can be used for parametric analyses and optimal design of problems in electronic packaging. | |
| publisher | The American Society of Mechanical Engineers (ASME) | |
| title | Parametric and Optimal Design in Electronic Packaging Using DSC: Computational, Geometrical, and Material Aspects | |
| type | Journal Paper | |
| journal volume | 129 | |
| journal issue | 3 | |
| journal title | Journal of Electronic Packaging | |
| identifier doi | 10.1115/1.2753981 | |
| journal fristpage | 356 | |
| journal lastpage | 365 | |
| identifier eissn | 1043-7398 | |
| keywords | Design | |
| keywords | Cycles | |
| keywords | Failure | |
| keywords | Electronic packaging | |
| keywords | Shapes AND Solders | |
| tree | Journal of Electronic Packaging:;2007:;volume( 129 ):;issue: 003 | |
| contenttype | Fulltext | |