YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Simulations of Process-Induced Warpage During IC Encapsulation Process

    Source: Journal of Electronic Packaging:;2007:;volume( 129 ):;issue: 003::page 307
    Author:
    Shiang-Yu Teng
    ,
    Sheng-Jye Hwang
    DOI: 10.1115/1.2753936
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Warpage during integrated circuit encapsulation process is a serious problem. Previous researchers had focused on warpage analysis with thermal-induced shrinkage and the cure-induced shrinkage was neglected. A new approach considering both cure- and thermal-induced shrinkage during encapsulation process was presented to predict the amount of warpage. The cure-induced shrinkage was described by the pressure-volume-temperature-cure (P-V-T-C) equation of epoxy. The thermal-induced shrinkage was described by the coefficients of thermal expansion of the component materials. The thin small outline package (TSOP) DBS-27P and low-profile quad flat package (LQFP) LQFP-64, which were manufactured by Philips Semiconductor located in Taiwan and Siliconware Precision Industries Corporation, respectively, were chosen to be the simulation models. By comparing the amount of predicted warpage with the experimental results, it showed that the approach could better predict the amount of warpage than that considering only thermal-induced shrinkage. It was also found that the sign of cure-induced warpage could be opposite to the thermal-induced warpage. Appropriate design of a package to make cure- and thermal-induced shrinkage to be of opposite sign could minimize the warpage of a package.
    keyword(s): Shrinkage (Materials) , Warping , Engineering simulation , Equations , Temperature AND Pressure ,
    • Download: (1.235Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Simulations of Process-Induced Warpage During IC Encapsulation Process

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/135554
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorShiang-Yu Teng
    contributor authorSheng-Jye Hwang
    date accessioned2017-05-09T00:23:22Z
    date available2017-05-09T00:23:22Z
    date copyrightSeptember, 2007
    date issued2007
    identifier issn1528-9044
    identifier otherJEPAE4-26276#307_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/135554
    description abstractWarpage during integrated circuit encapsulation process is a serious problem. Previous researchers had focused on warpage analysis with thermal-induced shrinkage and the cure-induced shrinkage was neglected. A new approach considering both cure- and thermal-induced shrinkage during encapsulation process was presented to predict the amount of warpage. The cure-induced shrinkage was described by the pressure-volume-temperature-cure (P-V-T-C) equation of epoxy. The thermal-induced shrinkage was described by the coefficients of thermal expansion of the component materials. The thin small outline package (TSOP) DBS-27P and low-profile quad flat package (LQFP) LQFP-64, which were manufactured by Philips Semiconductor located in Taiwan and Siliconware Precision Industries Corporation, respectively, were chosen to be the simulation models. By comparing the amount of predicted warpage with the experimental results, it showed that the approach could better predict the amount of warpage than that considering only thermal-induced shrinkage. It was also found that the sign of cure-induced warpage could be opposite to the thermal-induced warpage. Appropriate design of a package to make cure- and thermal-induced shrinkage to be of opposite sign could minimize the warpage of a package.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleSimulations of Process-Induced Warpage During IC Encapsulation Process
    typeJournal Paper
    journal volume129
    journal issue3
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.2753936
    journal fristpage307
    journal lastpage315
    identifier eissn1043-7398
    keywordsShrinkage (Materials)
    keywordsWarping
    keywordsEngineering simulation
    keywordsEquations
    keywordsTemperature AND Pressure
    treeJournal of Electronic Packaging:;2007:;volume( 129 ):;issue: 003
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian