YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    A Theoretical Analysis of the Concept of Critical Clearance Toward a Design Methodology for the Flip-Chip Package

    Source: Journal of Electronic Packaging:;2007:;volume( 129 ):;issue: 004::page 473
    Author:
    J. W. Wan
    ,
    W. J. Zhang
    ,
    D. J. Bergstrom
    DOI: 10.1115/1.2804098
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: In this article, we present a theoretical study on the concept known as critical clearance for flip-chip packages. The critical clearance phenomenon was first observed in an experiment reported by (1999, “ A Capillary-Driven Underfill Encapsulation Process,” Advanced Packaging, 8(4), pp. 34–37). When the clearance is below a critical value, filling time begins to increase dramatically, and when the clearance is above this value, the influence of clearance on filling time is insignificant. Therefore, the optimal solder bump density in a flip-chip package should be one with a clearance larger than the critical clearance. The contribution of our study is the development of a quantitative relation among package design features, flow characteristics, and critical clearance based on an analytical model we developed and reported elsewhere. This relation is further used to determine critical clearance given a type of underfill material (specifically the index n of the power-law constitutive equation), the solder bump pitch, and the gap height; further the flip-chip package design can be optimized to make the actual clearance between solder bumps greater than its corresponding critical clearance.
    keyword(s): Clearances (Engineering) , Flip-chip packages AND Solders ,
    • Download: (813.5Kb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      A Theoretical Analysis of the Concept of Critical Clearance Toward a Design Methodology for the Flip-Chip Package

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/135532
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorJ. W. Wan
    contributor authorW. J. Zhang
    contributor authorD. J. Bergstrom
    date accessioned2017-05-09T00:23:19Z
    date available2017-05-09T00:23:19Z
    date copyrightDecember, 2007
    date issued2007
    identifier issn1528-9044
    identifier otherJEPAE4-26280#473_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/135532
    description abstractIn this article, we present a theoretical study on the concept known as critical clearance for flip-chip packages. The critical clearance phenomenon was first observed in an experiment reported by (1999, “ A Capillary-Driven Underfill Encapsulation Process,” Advanced Packaging, 8(4), pp. 34–37). When the clearance is below a critical value, filling time begins to increase dramatically, and when the clearance is above this value, the influence of clearance on filling time is insignificant. Therefore, the optimal solder bump density in a flip-chip package should be one with a clearance larger than the critical clearance. The contribution of our study is the development of a quantitative relation among package design features, flow characteristics, and critical clearance based on an analytical model we developed and reported elsewhere. This relation is further used to determine critical clearance given a type of underfill material (specifically the index n of the power-law constitutive equation), the solder bump pitch, and the gap height; further the flip-chip package design can be optimized to make the actual clearance between solder bumps greater than its corresponding critical clearance.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleA Theoretical Analysis of the Concept of Critical Clearance Toward a Design Methodology for the Flip-Chip Package
    typeJournal Paper
    journal volume129
    journal issue4
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.2804098
    journal fristpage473
    journal lastpage478
    identifier eissn1043-7398
    keywordsClearances (Engineering)
    keywordsFlip-chip packages AND Solders
    treeJournal of Electronic Packaging:;2007:;volume( 129 ):;issue: 004
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian