A Theoretical Analysis of the Concept of Critical Clearance Toward a Design Methodology for the Flip-Chip PackageSource: Journal of Electronic Packaging:;2007:;volume( 129 ):;issue: 004::page 473DOI: 10.1115/1.2804098Publisher: The American Society of Mechanical Engineers (ASME)
Abstract: In this article, we present a theoretical study on the concept known as critical clearance for flip-chip packages. The critical clearance phenomenon was first observed in an experiment reported by (1999, “ A Capillary-Driven Underfill Encapsulation Process,” Advanced Packaging, 8(4), pp. 34–37). When the clearance is below a critical value, filling time begins to increase dramatically, and when the clearance is above this value, the influence of clearance on filling time is insignificant. Therefore, the optimal solder bump density in a flip-chip package should be one with a clearance larger than the critical clearance. The contribution of our study is the development of a quantitative relation among package design features, flow characteristics, and critical clearance based on an analytical model we developed and reported elsewhere. This relation is further used to determine critical clearance given a type of underfill material (specifically the index n of the power-law constitutive equation), the solder bump pitch, and the gap height; further the flip-chip package design can be optimized to make the actual clearance between solder bumps greater than its corresponding critical clearance.
keyword(s): Clearances (Engineering) , Flip-chip packages AND Solders ,
|
Collections
Show full item record
contributor author | J. W. Wan | |
contributor author | W. J. Zhang | |
contributor author | D. J. Bergstrom | |
date accessioned | 2017-05-09T00:23:19Z | |
date available | 2017-05-09T00:23:19Z | |
date copyright | December, 2007 | |
date issued | 2007 | |
identifier issn | 1528-9044 | |
identifier other | JEPAE4-26280#473_1.pdf | |
identifier uri | http://yetl.yabesh.ir/yetl/handle/yetl/135532 | |
description abstract | In this article, we present a theoretical study on the concept known as critical clearance for flip-chip packages. The critical clearance phenomenon was first observed in an experiment reported by (1999, “ A Capillary-Driven Underfill Encapsulation Process,” Advanced Packaging, 8(4), pp. 34–37). When the clearance is below a critical value, filling time begins to increase dramatically, and when the clearance is above this value, the influence of clearance on filling time is insignificant. Therefore, the optimal solder bump density in a flip-chip package should be one with a clearance larger than the critical clearance. The contribution of our study is the development of a quantitative relation among package design features, flow characteristics, and critical clearance based on an analytical model we developed and reported elsewhere. This relation is further used to determine critical clearance given a type of underfill material (specifically the index n of the power-law constitutive equation), the solder bump pitch, and the gap height; further the flip-chip package design can be optimized to make the actual clearance between solder bumps greater than its corresponding critical clearance. | |
publisher | The American Society of Mechanical Engineers (ASME) | |
title | A Theoretical Analysis of the Concept of Critical Clearance Toward a Design Methodology for the Flip-Chip Package | |
type | Journal Paper | |
journal volume | 129 | |
journal issue | 4 | |
journal title | Journal of Electronic Packaging | |
identifier doi | 10.1115/1.2804098 | |
journal fristpage | 473 | |
journal lastpage | 478 | |
identifier eissn | 1043-7398 | |
keywords | Clearances (Engineering) | |
keywords | Flip-chip packages AND Solders | |
tree | Journal of Electronic Packaging:;2007:;volume( 129 ):;issue: 004 | |
contenttype | Fulltext |