YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    A Heterogeneous Array of Off-Chip Interconnects for Optimum Mechanical and Electrical Performance

    Source: Journal of Electronic Packaging:;2007:;volume( 129 ):;issue: 004::page 460
    Author:
    Karan Kacker
    ,
    Wansuk Yun
    ,
    Suresh K. Sitaraman
    ,
    Madhavan Swaminathan
    ,
    Thomas Sokol
    DOI: 10.1115/1.2804096
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Demand for off-chip bandwidth has continued to increase. It is projected by the Semiconductor Industry Association in their International Technology Roadmap for Semiconductors that by the year 2015, the chip-to-substrate area-array input-output interconnects will require a pitch of 80 μm. Compliant off-chip interconnects show great potential to address these needs. G-Helix is a lithography-based electroplated compliant interconnect that can be fabricated at the wafer level. G-Helix interconnects exhibit excellent compliance in all three orthogonal directions, and can accommodate the coefficient of thermal expansion (CTE) mismatch between the silicon die and the organic substrate without requiring an underfill. Also, these compliant interconnects are less likely to crack or delaminate the low-k dielectric material in current and future integrated circuits. The interconnects are potentially cost effective because they can be fabricated in batch at the wafer level and using conventional wafer fabrication infrastructure. In this paper, we present an integrative approach, which uses interconnects with varying compliance and thus varying electrical performance from the center to the edge of the die. Using such a varying geometry from the center to the edge of the die, the system performance can be tailored by balancing electrical requirements against thermomechanical reliability concerns. The test vehicle design to assess the reliability and electrical performance of the interconnects is also presented. Preliminary fabrication results for the integrative approach are presented and show the viability of the fabrication procedure. The results from reliability experiments of helix interconnects assembled on an organic substrate are also presented. Initial results from the thermal cycling experiments are promising. Results from mechanical characterization experiments are also presented and show that the out-of-plane compliance exceeds target values recommended by industry experts. Finally, through finite element analysis simulations, it is demonstrated that the die stresses induced by the compliant interconnects are an order of magnitude lower than the die stresses in flip chip on board (FCOB) assemblies, and hence the compliant interconnects are not likely to crack or delaminate low-k dielectric material.
    keyword(s): Dielectric materials , Manufacturing , Reliability , Automotive design , Stress , Semiconductor wafers AND Fracture (Materials) ,
    • Download: (1.277Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      A Heterogeneous Array of Off-Chip Interconnects for Optimum Mechanical and Electrical Performance

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/135530
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorKaran Kacker
    contributor authorWansuk Yun
    contributor authorSuresh K. Sitaraman
    contributor authorMadhavan Swaminathan
    contributor authorThomas Sokol
    date accessioned2017-05-09T00:23:19Z
    date available2017-05-09T00:23:19Z
    date copyrightDecember, 2007
    date issued2007
    identifier issn1528-9044
    identifier otherJEPAE4-26280#460_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/135530
    description abstractDemand for off-chip bandwidth has continued to increase. It is projected by the Semiconductor Industry Association in their International Technology Roadmap for Semiconductors that by the year 2015, the chip-to-substrate area-array input-output interconnects will require a pitch of 80 μm. Compliant off-chip interconnects show great potential to address these needs. G-Helix is a lithography-based electroplated compliant interconnect that can be fabricated at the wafer level. G-Helix interconnects exhibit excellent compliance in all three orthogonal directions, and can accommodate the coefficient of thermal expansion (CTE) mismatch between the silicon die and the organic substrate without requiring an underfill. Also, these compliant interconnects are less likely to crack or delaminate the low-k dielectric material in current and future integrated circuits. The interconnects are potentially cost effective because they can be fabricated in batch at the wafer level and using conventional wafer fabrication infrastructure. In this paper, we present an integrative approach, which uses interconnects with varying compliance and thus varying electrical performance from the center to the edge of the die. Using such a varying geometry from the center to the edge of the die, the system performance can be tailored by balancing electrical requirements against thermomechanical reliability concerns. The test vehicle design to assess the reliability and electrical performance of the interconnects is also presented. Preliminary fabrication results for the integrative approach are presented and show the viability of the fabrication procedure. The results from reliability experiments of helix interconnects assembled on an organic substrate are also presented. Initial results from the thermal cycling experiments are promising. Results from mechanical characterization experiments are also presented and show that the out-of-plane compliance exceeds target values recommended by industry experts. Finally, through finite element analysis simulations, it is demonstrated that the die stresses induced by the compliant interconnects are an order of magnitude lower than the die stresses in flip chip on board (FCOB) assemblies, and hence the compliant interconnects are not likely to crack or delaminate low-k dielectric material.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleA Heterogeneous Array of Off-Chip Interconnects for Optimum Mechanical and Electrical Performance
    typeJournal Paper
    journal volume129
    journal issue4
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.2804096
    journal fristpage460
    journal lastpage468
    identifier eissn1043-7398
    keywordsDielectric materials
    keywordsManufacturing
    keywordsReliability
    keywordsAutomotive design
    keywordsStress
    keywordsSemiconductor wafers AND Fracture (Materials)
    treeJournal of Electronic Packaging:;2007:;volume( 129 ):;issue: 004
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian