YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Development of G-Helix Structure as Off-Chip Interconnect

    Source: Journal of Electronic Packaging:;2004:;volume( 126 ):;issue: 002::page 237
    Author:
    Qi Zhu
    ,
    Lunyu Ma
    ,
    Suresh K. Sitaraman
    DOI: 10.1115/1.1756148
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: Microsystem packages continue to demand lower cost, higher reliability, better performance and smaller size. Compliant wafer-level interconnects show great potential for next-generation packaging. G-Helix, an electroplated compliant wafer-level chip-to-substrate interconnect can facilitate wafer-level probing as well as wafer-level packaging without the need for an underfill. The fabrication of the G-Helix interconnect is similar to conventional IC fabrication process and is based on electroplating and photolithography. G-Helix interconnect has good mechanical compliance in the three orthogonal directions and can accommodate the differential displacement induced by the coefficient of thermal expansion (CTE) mismatch between the silicon die and the organic substrate. In this paper, we report the wafer-level fabrication of an area-arrayed G-Helix interconnects. The geometry effect on the mechanical compliance and electrical parasitics of G-Helix interconnects have been studied. Thinner and narrower arcuate beams with larger radius and taller post are found to have better mechanical compliance. However, it is also found that structures with excellent mechanical compliance may not have good electrical performance. Therefore, a trade off is needed. Using response surface methodology (RSM), an optimization has been done. Furthermore, reliability of the optimized G-helix interconnects in a silicon-on-organic substrate assembly has been assessed, which includes the package weight and thermo-mechanical analysis. The pitch size effect on the electrical and mechanical performance of G-Helix interconnects has also been studied.
    keyword(s): Weight (Mass) , Solders , Manufacturing , Reliability , Stress , Design , Optimization , Displacement , Geometry , Packaging , Silicon , Response surface methodology , Electroplating , Electrical resistance , Semiconductor wafers AND Copper ,
    • Download: (497.3Kb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Development of G-Helix Structure as Off-Chip Interconnect

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/129872
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorQi Zhu
    contributor authorLunyu Ma
    contributor authorSuresh K. Sitaraman
    date accessioned2017-05-09T00:12:44Z
    date available2017-05-09T00:12:44Z
    date copyrightJune, 2004
    date issued2004
    identifier issn1528-9044
    identifier otherJEPAE4-26233#237_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/129872
    description abstractMicrosystem packages continue to demand lower cost, higher reliability, better performance and smaller size. Compliant wafer-level interconnects show great potential for next-generation packaging. G-Helix, an electroplated compliant wafer-level chip-to-substrate interconnect can facilitate wafer-level probing as well as wafer-level packaging without the need for an underfill. The fabrication of the G-Helix interconnect is similar to conventional IC fabrication process and is based on electroplating and photolithography. G-Helix interconnect has good mechanical compliance in the three orthogonal directions and can accommodate the differential displacement induced by the coefficient of thermal expansion (CTE) mismatch between the silicon die and the organic substrate. In this paper, we report the wafer-level fabrication of an area-arrayed G-Helix interconnects. The geometry effect on the mechanical compliance and electrical parasitics of G-Helix interconnects have been studied. Thinner and narrower arcuate beams with larger radius and taller post are found to have better mechanical compliance. However, it is also found that structures with excellent mechanical compliance may not have good electrical performance. Therefore, a trade off is needed. Using response surface methodology (RSM), an optimization has been done. Furthermore, reliability of the optimized G-helix interconnects in a silicon-on-organic substrate assembly has been assessed, which includes the package weight and thermo-mechanical analysis. The pitch size effect on the electrical and mechanical performance of G-Helix interconnects has also been studied.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleDevelopment of G-Helix Structure as Off-Chip Interconnect
    typeJournal Paper
    journal volume126
    journal issue2
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.1756148
    journal fristpage237
    journal lastpage246
    identifier eissn1043-7398
    keywordsWeight (Mass)
    keywordsSolders
    keywordsManufacturing
    keywordsReliability
    keywordsStress
    keywordsDesign
    keywordsOptimization
    keywordsDisplacement
    keywordsGeometry
    keywordsPackaging
    keywordsSilicon
    keywordsResponse surface methodology
    keywordsElectroplating
    keywordsElectrical resistance
    keywordsSemiconductor wafers AND Copper
    treeJournal of Electronic Packaging:;2004:;volume( 126 ):;issue: 002
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian