YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    The Thermoelastic Analysis of Chip-Substrate System

    Source: Journal of Electronic Packaging:;2004:;volume( 126 ):;issue: 003::page 325
    Author:
    Linzhi Wu
    DOI: 10.1115/1.1772413
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: The presence of dissimilar material systems and thermal gradients introduces thermal stresses in multi-layered electronic assemblies and packages during fabrication and operation. The thermal stresses of the chip-substrate structure near free edges play an important role in determining the reliability of electronic packaging structures. Therefore, it is important to provide designers a good estimate of free edge stresses. According to the heat conduction mechanism of integrated circuits, the temperature field distribution in the chip and substrate is derived and solved when the chip works in a steady state. Taking the temperature field in the chip and substrate as the heat source, we solve the thermal stress field in the chip and substrate by using the technique of Fourier’s series expansion. The effects of geometric parameters of the chip and substrate on thermal stresses are analyzed. From the analysis of thermal stresses in the chip-substrate structure, it can be found that the stress concentration near free edges is more prominent. In the design of electronic packagings, the stress concentration near free edges which may cause cracking and delamination leading to the failure or malfunction of electronic assemblies and packages should be taken into account in details.
    keyword(s): Stress , Thermal stresses , Stress concentration , Temperature , Heat conduction , Integrated circuits , Thickness , Mechanisms , Heat , Fourier series , Fracture (Process) AND Steady state ,
    • Download: (140.7Kb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      The Thermoelastic Analysis of Chip-Substrate System

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/129852
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorLinzhi Wu
    date accessioned2017-05-09T00:12:42Z
    date available2017-05-09T00:12:42Z
    date copyrightSeptember, 2004
    date issued2004
    identifier issn1528-9044
    identifier otherJEPAE4-26235#325_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/129852
    description abstractThe presence of dissimilar material systems and thermal gradients introduces thermal stresses in multi-layered electronic assemblies and packages during fabrication and operation. The thermal stresses of the chip-substrate structure near free edges play an important role in determining the reliability of electronic packaging structures. Therefore, it is important to provide designers a good estimate of free edge stresses. According to the heat conduction mechanism of integrated circuits, the temperature field distribution in the chip and substrate is derived and solved when the chip works in a steady state. Taking the temperature field in the chip and substrate as the heat source, we solve the thermal stress field in the chip and substrate by using the technique of Fourier’s series expansion. The effects of geometric parameters of the chip and substrate on thermal stresses are analyzed. From the analysis of thermal stresses in the chip-substrate structure, it can be found that the stress concentration near free edges is more prominent. In the design of electronic packagings, the stress concentration near free edges which may cause cracking and delamination leading to the failure or malfunction of electronic assemblies and packages should be taken into account in details.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleThe Thermoelastic Analysis of Chip-Substrate System
    typeJournal Paper
    journal volume126
    journal issue3
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.1772413
    journal fristpage325
    journal lastpage332
    identifier eissn1043-7398
    keywordsStress
    keywordsThermal stresses
    keywordsStress concentration
    keywordsTemperature
    keywordsHeat conduction
    keywordsIntegrated circuits
    keywordsThickness
    keywordsMechanisms
    keywordsHeat
    keywordsFourier series
    keywordsFracture (Process) AND Steady state
    treeJournal of Electronic Packaging:;2004:;volume( 126 ):;issue: 003
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian