YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Creep Analysis of Wafer Level Chip Scale Package (WLCSP) With 96.5Sn-3.5Ag and 100In Lead-Free Solder Joints and Microvia Build-Up Printed Circuit Board

    Source: Journal of Electronic Packaging:;2002:;volume( 124 ):;issue: 002::page 69
    Author:
    John H. Lau
    ,
    Stephen H. Pan
    ,
    Chris Chang
    DOI: 10.1115/1.1400995
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: In this study, time-temperature-dependent nonlinear analyses of lead-free solder bumped wafer level chip scale package (WLCSP) on printed circuit board (PCB) assemblies subjected to thermal cycling conditions are presented. Two different lead-free solder alloys are considered, namely, 96.5wt percent Sn-3.5wt percent Ag and 100wt percent In. The 62wt percent Sn-36wt percent Pb-2wt percent Ag solder alloy is also considered to establish a baseline. All of these solder alloys are assumed to obey the Garofalo-Arrhenius steady-state creep constitutive law. The shear stress and shear creep strain hysteresis loops, shear stress history, and shear creep strain history at the corner solder joint are presented for a better understanding of the thermal-mechanical behaviors of lead-free solder bumped WLCSP on PCB assemblies. Also, the effects of microvia build-up PCB on the WLCSP Solder joint reliability are investigated.
    keyword(s): Creep , Solders , Lead-free solders , Solder joints , Printed circuit boards , Printed circuit board assemblies , Semiconductor wafers , Stress , Alloys , Corners (Structural elements) , Reliability AND Shear (Mechanics) ,
    • Download: (390.2Kb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Creep Analysis of Wafer Level Chip Scale Package (WLCSP) With 96.5Sn-3.5Ag and 100In Lead-Free Solder Joints and Microvia Build-Up Printed Circuit Board

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/126619
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorJohn H. Lau
    contributor authorStephen H. Pan
    contributor authorChris Chang
    date accessioned2017-05-09T00:07:12Z
    date available2017-05-09T00:07:12Z
    date copyrightJune, 2002
    date issued2002
    identifier issn1528-9044
    identifier otherJEPAE4-26203#69_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/126619
    description abstractIn this study, time-temperature-dependent nonlinear analyses of lead-free solder bumped wafer level chip scale package (WLCSP) on printed circuit board (PCB) assemblies subjected to thermal cycling conditions are presented. Two different lead-free solder alloys are considered, namely, 96.5wt percent Sn-3.5wt percent Ag and 100wt percent In. The 62wt percent Sn-36wt percent Pb-2wt percent Ag solder alloy is also considered to establish a baseline. All of these solder alloys are assumed to obey the Garofalo-Arrhenius steady-state creep constitutive law. The shear stress and shear creep strain hysteresis loops, shear stress history, and shear creep strain history at the corner solder joint are presented for a better understanding of the thermal-mechanical behaviors of lead-free solder bumped WLCSP on PCB assemblies. Also, the effects of microvia build-up PCB on the WLCSP Solder joint reliability are investigated.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleCreep Analysis of Wafer Level Chip Scale Package (WLCSP) With 96.5Sn-3.5Ag and 100In Lead-Free Solder Joints and Microvia Build-Up Printed Circuit Board
    typeJournal Paper
    journal volume124
    journal issue2
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.1400995
    journal fristpage69
    journal lastpage76
    identifier eissn1043-7398
    keywordsCreep
    keywordsSolders
    keywordsLead-free solders
    keywordsSolder joints
    keywordsPrinted circuit boards
    keywordsPrinted circuit board assemblies
    keywordsSemiconductor wafers
    keywordsStress
    keywordsAlloys
    keywordsCorners (Structural elements)
    keywordsReliability AND Shear (Mechanics)
    treeJournal of Electronic Packaging:;2002:;volume( 124 ):;issue: 002
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian