contributor author | Y. T. Lin | |
contributor author | Graduate Assistant | |
contributor author | C. T. Peng | |
contributor author | Graduate Assistant | |
contributor author | K. N. Chiang | |
date accessioned | 2017-05-09T00:07:09Z | |
date available | 2017-05-09T00:07:09Z | |
date copyright | September, 2002 | |
date issued | 2002 | |
identifier issn | 1528-9044 | |
identifier other | JEPAE4-26206#234_1.pdf | |
identifier uri | http://yetl.yabesh.ir/yetl/handle/yetl/126587 | |
description abstract | The demands for electronic packages with lower profile, lighter weight, and higher input/output (I/O) density have led to rapid expansion in flip chip, chip scale package (CSP) and wafer level packaging (WLP) technologies. The urgent demand high I/O density and good reliability characteristics have led to the evolution of ultra high-density non-solder interconnection, such as wire interconnect technology (WIT). New technology, which uses copper posts to replace the solder bumps as interconnections, has improved reliability. Moreover, this type of wafer level package produces higher I/O density, as well as ultra fine pitch. This research focuses on the reliability analysis, material selection and structural design of WIT packaging. This research employs finite element method (FEM) to analyze the physical behavior of packaging structures under thermal cycling conditions to compare the reliability characteristics of conventional wafer level and WIT packages. Parametric studies of specific parameters will be performed, and the plastic and temperature-dependent material properties will be applied to all models. | |
publisher | The American Society of Mechanical Engineers (ASME) | |
title | Parametric Design and Reliability Analysis of Wire Interconnect Technology Wafer Level Packaging | |
type | Journal Paper | |
journal volume | 124 | |
journal issue | 3 | |
journal title | Journal of Electronic Packaging | |
identifier doi | 10.1115/1.1481368 | |
journal fristpage | 234 | |
journal lastpage | 239 | |
identifier eissn | 1043-7398 | |
keywords | Copper | |
keywords | Solders | |
keywords | Reliability | |
keywords | Wire | |
keywords | Semiconductor wafers | |
keywords | Event history analysis | |
keywords | Finite element model | |
keywords | Packaging | |
keywords | Temperature | |
keywords | Parametric design | |
keywords | Flip-chip | |
keywords | Density | |
keywords | Materials properties | |
keywords | Design AND Finite element analysis | |
tree | Journal of Electronic Packaging:;2002:;volume( 124 ):;issue: 003 | |
contenttype | Fulltext | |