YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Parametric Design and Reliability Analysis of Wire Interconnect Technology Wafer Level Packaging

    Source: Journal of Electronic Packaging:;2002:;volume( 124 ):;issue: 003::page 234
    Author:
    Y. T. Lin
    ,
    Graduate Assistant
    ,
    C. T. Peng
    ,
    Graduate Assistant
    ,
    K. N. Chiang
    DOI: 10.1115/1.1481368
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: The demands for electronic packages with lower profile, lighter weight, and higher input/output (I/O) density have led to rapid expansion in flip chip, chip scale package (CSP) and wafer level packaging (WLP) technologies. The urgent demand high I/O density and good reliability characteristics have led to the evolution of ultra high-density non-solder interconnection, such as wire interconnect technology (WIT). New technology, which uses copper posts to replace the solder bumps as interconnections, has improved reliability. Moreover, this type of wafer level package produces higher I/O density, as well as ultra fine pitch. This research focuses on the reliability analysis, material selection and structural design of WIT packaging. This research employs finite element method (FEM) to analyze the physical behavior of packaging structures under thermal cycling conditions to compare the reliability characteristics of conventional wafer level and WIT packages. Parametric studies of specific parameters will be performed, and the plastic and temperature-dependent material properties will be applied to all models.
    keyword(s): Copper , Solders , Reliability , Wire , Semiconductor wafers , Event history analysis , Finite element model , Packaging , Temperature , Parametric design , Flip-chip , Density , Materials properties , Design AND Finite element analysis ,
    • Download: (779.9Kb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Parametric Design and Reliability Analysis of Wire Interconnect Technology Wafer Level Packaging

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/126587
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorY. T. Lin
    contributor authorGraduate Assistant
    contributor authorC. T. Peng
    contributor authorGraduate Assistant
    contributor authorK. N. Chiang
    date accessioned2017-05-09T00:07:09Z
    date available2017-05-09T00:07:09Z
    date copyrightSeptember, 2002
    date issued2002
    identifier issn1528-9044
    identifier otherJEPAE4-26206#234_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/126587
    description abstractThe demands for electronic packages with lower profile, lighter weight, and higher input/output (I/O) density have led to rapid expansion in flip chip, chip scale package (CSP) and wafer level packaging (WLP) technologies. The urgent demand high I/O density and good reliability characteristics have led to the evolution of ultra high-density non-solder interconnection, such as wire interconnect technology (WIT). New technology, which uses copper posts to replace the solder bumps as interconnections, has improved reliability. Moreover, this type of wafer level package produces higher I/O density, as well as ultra fine pitch. This research focuses on the reliability analysis, material selection and structural design of WIT packaging. This research employs finite element method (FEM) to analyze the physical behavior of packaging structures under thermal cycling conditions to compare the reliability characteristics of conventional wafer level and WIT packages. Parametric studies of specific parameters will be performed, and the plastic and temperature-dependent material properties will be applied to all models.
    publisherThe American Society of Mechanical Engineers (ASME)
    titleParametric Design and Reliability Analysis of Wire Interconnect Technology Wafer Level Packaging
    typeJournal Paper
    journal volume124
    journal issue3
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.1481368
    journal fristpage234
    journal lastpage239
    identifier eissn1043-7398
    keywordsCopper
    keywordsSolders
    keywordsReliability
    keywordsWire
    keywordsSemiconductor wafers
    keywordsEvent history analysis
    keywordsFinite element model
    keywordsPackaging
    keywordsTemperature
    keywordsParametric design
    keywordsFlip-chip
    keywordsDensity
    keywordsMaterials properties
    keywordsDesign AND Finite element analysis
    treeJournal of Electronic Packaging:;2002:;volume( 124 ):;issue: 003
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian