YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Electronic Packaging
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    Reliability Analysis of Flip Chip Designs Via Computer Simulation

    Source: Journal of Electronic Packaging:;2000:;volume( 122 ):;issue: 003::page 214
    Author:
    Hua Lu
    ,
    C. Bailey
    ,
    M. Cross
    DOI: 10.1115/1.1286122
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: A flip chip component is a silicon chip mounted to a substrate with the active area facing the substrate. This paper presents the results of an investigation into the relationship between a number of important material properties and geometric parameters on the thermal-mechanical fatigue reliability of a standard flip chip design and a flip chip design with the use of microvias. Computer modeling has been used to analyze the mechanical conditions of flip chips under cyclic thermal loading where the Coffin-Manson empirical relationship has been used to predict the life time of the solder interconnects. The material properties and geometry parameters that have been investigated are the Young’s modulus, the coefficient of thermal expansion (CTE) of the underfill, the out-of-plane CTE (CTEz) of the substrate, the thickness of the substrate, and the standoff height. When these parameters vary, the predicted life-times are calculated and some of the features of the results are explained. By comparing the predicted lifetimes of the two designs and the strain conditions under thermal loading, the local CTE mismatch has been found to be one of most important factors in defining the reliability of flip chips with microvias. [S1043-7398(00)01203-2]
    keyword(s): Solders , Computer simulation , Reliability , Materials properties , Geometry , Flip-chip , Design , Event history analysis , Solder joints AND Fatigue ,
    • Download: (361.3Kb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      Reliability Analysis of Flip Chip Designs Via Computer Simulation

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/123538
    Collections
    • Journal of Electronic Packaging

    Show full item record

    contributor authorHua Lu
    contributor authorC. Bailey
    contributor authorM. Cross
    date accessioned2017-05-09T00:02:11Z
    date available2017-05-09T00:02:11Z
    date copyrightSeptember, 2000
    date issued2000
    identifier issn1528-9044
    identifier otherJEPAE4-26184#214_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/123538
    description abstractA flip chip component is a silicon chip mounted to a substrate with the active area facing the substrate. This paper presents the results of an investigation into the relationship between a number of important material properties and geometric parameters on the thermal-mechanical fatigue reliability of a standard flip chip design and a flip chip design with the use of microvias. Computer modeling has been used to analyze the mechanical conditions of flip chips under cyclic thermal loading where the Coffin-Manson empirical relationship has been used to predict the life time of the solder interconnects. The material properties and geometry parameters that have been investigated are the Young’s modulus, the coefficient of thermal expansion (CTE) of the underfill, the out-of-plane CTE (CTEz) of the substrate, the thickness of the substrate, and the standoff height. When these parameters vary, the predicted life-times are calculated and some of the features of the results are explained. By comparing the predicted lifetimes of the two designs and the strain conditions under thermal loading, the local CTE mismatch has been found to be one of most important factors in defining the reliability of flip chips with microvias. [S1043-7398(00)01203-2]
    publisherThe American Society of Mechanical Engineers (ASME)
    titleReliability Analysis of Flip Chip Designs Via Computer Simulation
    typeJournal Paper
    journal volume122
    journal issue3
    journal titleJournal of Electronic Packaging
    identifier doi10.1115/1.1286122
    journal fristpage214
    journal lastpage219
    identifier eissn1043-7398
    keywordsSolders
    keywordsComputer simulation
    keywordsReliability
    keywordsMaterials properties
    keywordsGeometry
    keywordsFlip-chip
    keywordsDesign
    keywordsEvent history analysis
    keywordsSolder joints AND Fatigue
    treeJournal of Electronic Packaging:;2000:;volume( 122 ):;issue: 003
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian