Show simple item record

contributor authorHuang, Yue
contributor authorLi, Shang-Shu
contributor authorGao, Yan-Pei
contributor authorZhu, Hai-Bin
contributor authorHe, Gao-Yin
contributor authorXie, Xiao-Hui
contributor authorLin, Chun
date accessioned2024-04-24T22:22:19Z
date available2024-04-24T22:22:19Z
date copyright2/28/2024 12:00:00 AM
date issued2024
identifier issn1043-7398
identifier otherep_146_03_031004.pdf
identifier urihttp://yetl.yabesh.ir/yetl1/handle/yetl/4295090
description abstractFor the first time, finite element analysis (FEA) is applied to the thermal-compression flip-chip process in micro-electronics. By adding the bump height nonuniformity and the morphology variance, a common basal line is established. Although the experiment confirms the rate dependence of indium, an approximation is made to derive the material properties in FEA. The relative standard deviation (RSD) of deformation between the FEA model and the reality is around 1% when predicting the misaligned flip-chip specimen. Besides, the modeled bump characteristic with misalignment coincides with the cross-sectional scanning electron microscope (SEM) picture. The model could be served as a powerful tool to guide the manufacturing process.
publisherThe American Society of Mechanical Engineers (ASME)
titleModeling the Thermal-Compression Flip-Chip Process by Finite Element Analysis
typeJournal Paper
journal volume146
journal issue3
journal titleJournal of Electronic Packaging
identifier doi10.1115/1.4064703
journal fristpage31004-1
journal lastpage31004-5
page5
treeJournal of Electronic Packaging:;2024:;volume( 146 ):;issue: 003
contenttypeFulltext


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record