Show simple item record

contributor authorHadad, Yaser
contributor authorRadmard, Vahideh
contributor authorRangarajan, Srikanth
contributor authorFarahikia, Mahdi
contributor authorRefai-Ahmed, Gamal
contributor authorChiarot, Paul R.
contributor authorSammakia, Bahgat
date accessioned2022-02-05T22:13:26Z
date available2022-02-05T22:13:26Z
date copyright10/30/2020 12:00:00 AM
date issued2020
identifier issn1043-7398
identifier otherep_143_02_021007.pdf
identifier urihttp://yetl.yabesh.ir/yetl1/handle/yetl/4277155
description abstractThe industry shift to multicore microprocessor architecture will likely cause higher temperature nonuniformity on chip surfaces, exacerbating the problem of chip reliability and lifespan. While advanced cooling technologies like two phase embedded cooling exist, the technological risks of such solutions make conventional cooling technologies more desirable. One such solution is remote cooling with heatsinks with sequential conduction resistance from chip to module. The objective of this work is to numerically demonstrate a novel concept to remotely cool chips with hotspots and maximize chip temperature uniformity using an optimized flow distribution under constrained geometric parameters for the heatsink. The optimally distributed flow conditions presented here are intended to maximize the heat transfer from a nonuniform chip power map by actively directing flow to a hotspot region. The hotspot-targeted parallel microchannel liquid cooling design is evaluated against a baseline uniform flow conventional liquid cooling design for the industry pressure drop limit of approximately 20 kPa. For an average steady-state heat flux of 145 W/cm2 on core areas (hotspots) and 18 W/cm2 on the remaining chip area (background), the chip temperature uniformity is improved by 10%. Moreover, the heatsink design has improved chip temperature uniformity without a need for any additional system level complexity, which also reduces reliability risks.
publisherThe American Society of Mechanical Engineers (ASME)
titleMinimizing the Effects of On-Chip Hotspots Using Multi-Objective Optimization of Flow Distribution in Water-Cooled Parallel Microchannel Heatsinks
typeJournal Paper
journal volume143
journal issue2
journal titleJournal of Electronic Packaging
identifier doi10.1115/1.4048590
journal fristpage021007-1
journal lastpage021007-11
page11
treeJournal of Electronic Packaging:;2020:;volume( 143 ):;issue: 002
contenttypeFulltext


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record