Transient Heat Conduction in On-Chip Interconnects Using Proper Orthogonal Decomposition MethodSource: Journal of Heat Transfer:;2017:;volume( 139 ):;issue: 007::page 72101DOI: 10.1115/1.4035889Publisher: The American Society of Mechanical Engineers (ASME)
Abstract: A major challenge in maintaining quality and reliability in today's microelectronics chips comes from the ever increasing levels of integration in the device fabrication, as well as from the high current densities. Transient Joule heating in the on-chip interconnect metal lines with characteristic sizes of tens of nanometer, can lead to thermomechanical fatigue and failure due to the thermal expansion coefficient mismatch between different materials. Full-field simulations of nearly a billion interconnects in a modern microprocessor are infeasible due to the grid size requirements. To prevent premature device failures, a rapid predictive capability for the thermal response of on-chip interconnects is essential. This work develops a two-dimensional (2D) transient heat conduction framework to analyze inhomogeneous domains, using a reduced-order modeling approach based on proper orthogonal decomposition (POD) and Galerkin projection. POD modes are generated by using a representative step function as the heat source. The model rapidly predicted the transient thermal behavior of the system for several cases, without generating any new observations, and using just a few POD modes.
|
Collections
Show full item record
contributor author | Barabadi, Banafsheh | |
contributor author | Kumar, Satish | |
contributor author | Joshi, Yogendra K. | |
date accessioned | 2017-11-25T07:16:53Z | |
date available | 2017-11-25T07:16:53Z | |
date copyright | 2017/21/3 | |
date issued | 2017 | |
identifier issn | 0022-1481 | |
identifier other | ht_139_07_072101.pdf | |
identifier uri | http://138.201.223.254:8080/yetl1/handle/yetl/4234270 | |
description abstract | A major challenge in maintaining quality and reliability in today's microelectronics chips comes from the ever increasing levels of integration in the device fabrication, as well as from the high current densities. Transient Joule heating in the on-chip interconnect metal lines with characteristic sizes of tens of nanometer, can lead to thermomechanical fatigue and failure due to the thermal expansion coefficient mismatch between different materials. Full-field simulations of nearly a billion interconnects in a modern microprocessor are infeasible due to the grid size requirements. To prevent premature device failures, a rapid predictive capability for the thermal response of on-chip interconnects is essential. This work develops a two-dimensional (2D) transient heat conduction framework to analyze inhomogeneous domains, using a reduced-order modeling approach based on proper orthogonal decomposition (POD) and Galerkin projection. POD modes are generated by using a representative step function as the heat source. The model rapidly predicted the transient thermal behavior of the system for several cases, without generating any new observations, and using just a few POD modes. | |
publisher | The American Society of Mechanical Engineers (ASME) | |
title | Transient Heat Conduction in On-Chip Interconnects Using Proper Orthogonal Decomposition Method | |
type | Journal Paper | |
journal volume | 139 | |
journal issue | 7 | |
journal title | Journal of Heat Transfer | |
identifier doi | 10.1115/1.4035889 | |
journal fristpage | 72101 | |
journal lastpage | 072101-10 | |
tree | Journal of Heat Transfer:;2017:;volume( 139 ):;issue: 007 | |
contenttype | Fulltext |