Show simple item record

contributor authorTohru Suwa
contributor authorHamid Hadim
date accessioned2017-05-09T00:43:07Z
date available2017-05-09T00:43:07Z
date copyrightDecember, 2011
date issued2011
identifier issn1528-9044
identifier otherJEPAE4-26319#041015_1.pdf
identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/145777
description abstractAlthough thermal performance is always a critical issue in electronic packaging design at every packaging level, there is a significant lack of reliable and efficient thermal modeling and analysis techniques at the silicon chip level. Sharp temperature increases within small areas, which are called “hot spots”, often occur in silicon chips. For more efficient designs, the temperature and location of hot spots need to be predicted with acceptable accuracy. With millions of transistor gates acting as heat sources, accurate thermal modeling and analysis of silicon chips at micrometer level has not been possible using conventional techniques. In the present study, an efficient and accurate multi-level thermal modeling and analysis technique has been developed. The technique combines finite element analysis sub-modeling and a superposition method for more efficient modeling and simulation. Detailed temperature distribution caused by a single heat source is obtained using the finite element sub-modeling technique, while the temperature rise distribution caused by multiple heat sources is obtained by superimposing the finite element analysis result. Using the proposed thermal modeling methodology, one case of finite element analysis with a single heat source is sufficient for modeling a silicon chip with millions of transistors acting as heat sources. When the whole package is modeled using the finite element method, the effect of the package and its boundary conditions are also included in the superposition results, which makes it possible to model a large number of transistors on a silicon chip. The capabilities of the proposed methodology are demonstrated through a case study involving thermal modeling and analysis of a microprocessor chip with 4 × 106 transistors.
publisherThe American Society of Mechanical Engineers (ASME)
titleThermal Modeling Technique for Multiple Transistors Within Silicon Chip
typeJournal Paper
journal volume133
journal issue4
journal titleJournal of Electronic Packaging
identifier doi10.1115/1.4005291
journal fristpage41015
identifier eissn1043-7398
keywordsHeat
keywordsTemperature
keywordsSilicon chips
keywordsFinite element analysis
keywordsModeling
keywordsTemperature distribution AND Transistors
treeJournal of Electronic Packaging:;2011:;volume( 133 ):;issue: 004
contenttypeFulltext


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record