Show simple item record

contributor authorBulu Xu
contributor authorXia Cai
contributor authorWeidong Huang
contributor authorZhaonian Cheng
date accessioned2017-05-09T00:12:45Z
date available2017-05-09T00:12:45Z
date copyrightMarch, 2004
date issued2004
identifier issn1528-9044
identifier otherJEPAE4-26228#94_1.pdf
identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/129895
description abstractFracture mechanics approaches have been used to study reliability problems in electronic packages, in particular, adhesion related failure in flip chip assembly. It was verified in this work that the J-integral with a special flat rectangular contour near the crack tip can be used as energy release rate at the interface between chip and underfill. Meanwhile, the delamination propagation rates at the interface was measured by using C-mode scanning acoustic microscope (C-SAM) inspection for two types of flip chip packages under thermal cycle loading. Finally, the half-empirical Paris equation, which can be used as a design base of delamination reliability in flip chip package, has been determined from the crack propagation rates measured and the energy release rates simulated.
publisherThe American Society of Mechanical Engineers (ASME)
titleResearch of Underfill Delamination in Flip Chip by the J-Integral Method
typeJournal Paper
journal volume126
journal issue1
journal titleJournal of Electronic Packaging
identifier doi10.1115/1.1648061
journal fristpage94
journal lastpage99
identifier eissn1043-7398
keywordsFracture mechanics
keywordsReliability
keywordsFracture (Materials)
keywordsEquations
keywordsDelamination
keywordsFlip-chip
keywordsFlip-chip assemblies
keywordsSimulation
keywordsCycles
keywordsCrack propagation
keywordsDesign
keywordsFinite element analysis
keywordsFlip-chip packages AND Failure
treeJournal of Electronic Packaging:;2004:;volume( 126 ):;issue: 001
contenttypeFulltext


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record