Show simple item record

contributor authorJ. Wang
contributor authorZ. Qian
contributor authorS. Liu
date accessioned2017-05-08T23:56:16Z
date available2017-05-08T23:56:16Z
date copyrightSeptember, 1998
date issued1998
identifier issn1528-9044
identifier otherJEPAE4-26167#309_1.pdf
identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/120256
description abstractIn this paper, a nonlinear finite element framework was established for processing mechanics modeling of flip-chip packaging assemblies and relevant layered manufacturing. In particular, topological change was considered in order to model the sequential steps during the flip-chip assembly. Geometric and material nonlinearity, which includes the viscoelastic properties of underfill and the viscoplastic properties of solder alloys, were considered. Different stress-free temperatures for different elements in the same model were used to simulate practical manufacturing process-induced thermal residual stress field in the chip assembly. As comparison, two FEM models (processing model and nonprocessing model) of the flip-chip package considered, associated with different processing schemes, were analyzed. From the finite element analysis, it is found that the stresses and deflections obtained from nonprocessing model are generally smaller than those obtained from the processing model due to the negligence of the bonding process-induced residual stresses and warpage. The stress values at the given point obtained from the processing model are about 20 percent higher than those obtained from the nonprocessing model. The deflection values at the given points obtained from the processing model are usually 25 percent higher than those obtained from the nonprocessing model. Therefore, a bigger error may be caused by using nonprocessing model in the analysis of process-induced residual stress field and warpage in the packaging assemblies.
publisherThe American Society of Mechanical Engineers (ASME)
titleProcess Induced Stresses of a Flip-Chip Packaging by Sequential Processing Modeling Technique
typeJournal Paper
journal volume120
journal issue3
journal titleJournal of Electronic Packaging
identifier doi10.1115/1.2792638
journal fristpage309
journal lastpage313
identifier eissn1043-7398
keywordsStress
keywordsModeling
keywordsPackaging
keywordsFlip-chip
keywordsManufacturing
keywordsWarping
keywordsFinite element analysis
keywordsDeflection
keywordsErrors
keywordsFinite element model
keywordsFlip-chip assemblies
keywordsFlip-chip packages
keywordsFinite element methods
keywordsBonding
keywordsResidual stresses
keywordsTemperature
keywordsAlloys AND Solders
treeJournal of Electronic Packaging:;1998:;volume( 120 ):;issue: 003
contenttypeFulltext


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record