YaBeSH Engineering and Technology Library

    • Journals
    • PaperQuest
    • YSE Standards
    • YaBeSH
    • Login
    View Item 
    •   YE&T Library
    • ASME
    • Journal of Heat Transfer
    • View Item
    •   YE&T Library
    • ASME
    • Journal of Heat Transfer
    • View Item
    • All Fields
    • Source Title
    • Year
    • Publisher
    • Title
    • Subject
    • Author
    • DOI
    • ISBN
    Advanced Search
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Archive

    3D Integrated Water Cooling of a Composite Multilayer Stack of Chips

    Source: Journal of Heat Transfer:;2010:;volume( 132 ):;issue: 012::page 121402
    Author:
    Fabio Alfieri
    ,
    Thomas Brunschwiler
    ,
    Bruno Michel
    ,
    Manish K. Tiwari
    ,
    Igor Zinovik
    ,
    Dimos Poulikakos
    DOI: 10.1115/1.4002287
    Publisher: The American Society of Mechanical Engineers (ASME)
    Abstract: New generation supercomputers with three dimensional stacked chip architectures pose a major challenge with respect to the removal of dissipated heat, which can reach currently as high as 250 W/cm2 in multilayer chip stacks of less than 0.3 cm3 volume. Interlayer integrated water cooling is a very promising approach for such high heat flux removal due to much larger thermal capacity and conductivity of water compared with air, the traditional cooling fluid. In the current work, a multiscale conjugate heat transfer model is developed for integrated water cooling of chip layers and validated with experimental measurements on an especially designed thermal test vehicle that simulates a four tier chip stack with a footprint of 1 cm2. The cooling heat transfer structure, which consists of microchannels with cylindrical pin-fins, is conceived in such a way that it can be directly integrated with the device layout in multilayer chips. Every composite layer is cooled by water flow in microchannels (height of 100 μm), which are arranged in two port water inlet-outlet configuration. The total power removed in the stack is 390 W at a temperature gradient budget of 60 K from liquid inlet to maximal junction temperature, corresponding to about 1.3 kW/cm3 volumetric heat flow. The computational cost and complexity of detailed computational fluid dynamics (CFD) modeling of heat transfer in stacked chips with integrated cooling can be prohibitive. Therefore, the heat transfer structure is modeled using a porous medium approach, where the model parameters of heat transfer and hydrodynamic resistance are derived from averaging the results of the detailed 3D-CFD simulations of a single streamwise row of fins. The modeling results indicate that an isotropic porous medium model does not accurately predict the measured temperature fields. The variation of material properties due to temperature gradients is found to be large; therefore, variable properties are used in the model. It is also shown that the modeling of the heat transfer in the cooling sublayers requires the implementation of a porous medium approach with a local thermal nonequilibrium, as well as orthotropic heat conduction and hydrodynamic resistance. The improved model reproduces the temperatures measured in the stack within 10%. The model is used to predict the behavior of multilayer stacks mimicking the change of heat fluxes resulting from variations in the computational load of the chips during their operation.
    keyword(s): Flow (Dynamics) , Heat , Temperature , Cooling , Fluids , Porous materials , Materials properties , Water , Heat transfer , Pressure drop , Measurement , Composite materials , Engineering simulation , Heat flux AND Heat transfer coefficients ,
    • Download: (1.272Mb)
    • Show Full MetaData Hide Full MetaData
    • Get RIS
    • Item Order
    • Go To Publisher
    • Price: 5000 Rial
    • Statistics

      3D Integrated Water Cooling of a Composite Multilayer Stack of Chips

    URI
    http://yetl.yabesh.ir/yetl1/handle/yetl/143708
    Collections
    • Journal of Heat Transfer

    Show full item record

    contributor authorFabio Alfieri
    contributor authorThomas Brunschwiler
    contributor authorBruno Michel
    contributor authorManish K. Tiwari
    contributor authorIgor Zinovik
    contributor authorDimos Poulikakos
    date accessioned2017-05-09T00:38:42Z
    date available2017-05-09T00:38:42Z
    date copyrightDecember, 2010
    date issued2010
    identifier issn0022-1481
    identifier otherJHTRAO-27902#121402_1.pdf
    identifier urihttp://yetl.yabesh.ir/yetl/handle/yetl/143708
    description abstractNew generation supercomputers with three dimensional stacked chip architectures pose a major challenge with respect to the removal of dissipated heat, which can reach currently as high as 250 W/cm2 in multilayer chip stacks of less than 0.3 cm3 volume. Interlayer integrated water cooling is a very promising approach for such high heat flux removal due to much larger thermal capacity and conductivity of water compared with air, the traditional cooling fluid. In the current work, a multiscale conjugate heat transfer model is developed for integrated water cooling of chip layers and validated with experimental measurements on an especially designed thermal test vehicle that simulates a four tier chip stack with a footprint of 1 cm2. The cooling heat transfer structure, which consists of microchannels with cylindrical pin-fins, is conceived in such a way that it can be directly integrated with the device layout in multilayer chips. Every composite layer is cooled by water flow in microchannels (height of 100 μm), which are arranged in two port water inlet-outlet configuration. The total power removed in the stack is 390 W at a temperature gradient budget of 60 K from liquid inlet to maximal junction temperature, corresponding to about 1.3 kW/cm3 volumetric heat flow. The computational cost and complexity of detailed computational fluid dynamics (CFD) modeling of heat transfer in stacked chips with integrated cooling can be prohibitive. Therefore, the heat transfer structure is modeled using a porous medium approach, where the model parameters of heat transfer and hydrodynamic resistance are derived from averaging the results of the detailed 3D-CFD simulations of a single streamwise row of fins. The modeling results indicate that an isotropic porous medium model does not accurately predict the measured temperature fields. The variation of material properties due to temperature gradients is found to be large; therefore, variable properties are used in the model. It is also shown that the modeling of the heat transfer in the cooling sublayers requires the implementation of a porous medium approach with a local thermal nonequilibrium, as well as orthotropic heat conduction and hydrodynamic resistance. The improved model reproduces the temperatures measured in the stack within 10%. The model is used to predict the behavior of multilayer stacks mimicking the change of heat fluxes resulting from variations in the computational load of the chips during their operation.
    publisherThe American Society of Mechanical Engineers (ASME)
    title3D Integrated Water Cooling of a Composite Multilayer Stack of Chips
    typeJournal Paper
    journal volume132
    journal issue12
    journal titleJournal of Heat Transfer
    identifier doi10.1115/1.4002287
    journal fristpage121402
    identifier eissn1528-8943
    keywordsFlow (Dynamics)
    keywordsHeat
    keywordsTemperature
    keywordsCooling
    keywordsFluids
    keywordsPorous materials
    keywordsMaterials properties
    keywordsWater
    keywordsHeat transfer
    keywordsPressure drop
    keywordsMeasurement
    keywordsComposite materials
    keywordsEngineering simulation
    keywordsHeat flux AND Heat transfer coefficients
    treeJournal of Heat Transfer:;2010:;volume( 132 ):;issue: 012
    contenttypeFulltext
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian
     
    DSpace software copyright © 2002-2015  DuraSpace
    نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
    yabeshDSpacePersian